Home
last modified time | relevance | path

Searched refs:AT91_REG (Results 1 – 9 of 9) sorted by relevance

/linux-2.4.37.9/include/asm-arm/arch-at91rm9200/
DAT91RM9200_SYS.h25 AT91_REG AIC_SMR[32]; // Source Mode Register
26 AT91_REG AIC_SVR[32]; // Source Vector Register
27 AT91_REG AIC_IVR; // IRQ Vector Register
28 AT91_REG AIC_FVR; // FIQ Vector Register
29 AT91_REG AIC_ISR; // Interrupt Status Register
30 AT91_REG AIC_IPR; // Interrupt Pending Register
31 AT91_REG AIC_IMR; // Interrupt Mask Register
32 AT91_REG AIC_CISR; // Core Interrupt Status Register
33 AT91_REG Reserved0[2]; //
34 AT91_REG AIC_IECR; // Interrupt Enable Command Register
[all …]
DAT91RM9200_EMAC.h25 AT91_REG EMAC_CTL; // Network Control Register
26 AT91_REG EMAC_CFG; // Network Configuration Register
27 AT91_REG EMAC_SR; // Network Status Register
28 AT91_REG EMAC_TAR; // Transmit Address Register
29 AT91_REG EMAC_TCR; // Transmit Control Register
30 AT91_REG EMAC_TSR; // Transmit Status Register
31 AT91_REG EMAC_RBQP; // Receive Buffer Queue Pointer
32 AT91_REG Reserved0[1]; //
33 AT91_REG EMAC_RSR; // Receive Status Register
34 AT91_REG EMAC_ISR; // Interrupt Status Register
[all …]
DAT91RM9200_UHP.h25 AT91_REG UHP_HcRevision; // Revision
26 AT91_REG UHP_HcControl; // Operating modes for the Host Controller
27 AT91_REG UHP_HcCommandStatus; // Command & status Register
28 AT91_REG UHP_HcInterruptStatus; // Interrupt Status Register
29 AT91_REG UHP_HcInterruptEnable; // Interrupt Enable Register
30 AT91_REG UHP_HcInterruptDisable; // Interrupt Disable Register
31 AT91_REG UHP_HcHCCA; // Pointer to the Host Controller Communication Area
32 AT91_REG UHP_HcPeriodCurrentED; // Current Isochronous or Interrupt Endpoint Descriptor
33 AT91_REG UHP_HcControlHeadED; // First Endpoint Descriptor of the Control list
34 AT91_REG UHP_HcControlCurrentED; // Endpoint Control and Status Register
[all …]
DAT91RM9200_SPI.h25 AT91_REG SPI_CR; // Control Register
26 AT91_REG SPI_MR; // Mode Register
27 AT91_REG SPI_RDR; // Receive Data Register
28 AT91_REG SPI_TDR; // Transmit Data Register
29 AT91_REG SPI_SR; // Status Register
30 AT91_REG SPI_IER; // Interrupt Enable Register
31 AT91_REG SPI_IDR; // Interrupt Disable Register
32 AT91_REG SPI_IMR; // Interrupt Mask Register
33 AT91_REG Reserved0[4]; //
34 AT91_REG SPI_CSR0; // Chip Select Register 0
[all …]
DAT91RM9200_TWI.h25 AT91_REG TWI_CR; // Control Register
26 AT91_REG TWI_MMR; // Master Mode Register
27 AT91_REG TWI_SMR; // Slave Mode Register
28 AT91_REG TWI_IADR; // Internal Address Register
29 AT91_REG TWI_CWGR; // Clock Waveform Generator Register
30 AT91_REG Reserved0[3]; //
31 AT91_REG TWI_SR; // Status Register
32 AT91_REG TWI_IER; // Interrupt Enable Register
33 AT91_REG TWI_IDR; // Interrupt Disable Register
34 AT91_REG TWI_IMR; // Interrupt Mask Register
[all …]
DAT91RM9200_USART.h25 AT91_REG US_CR; // Control Register
26 AT91_REG US_MR; // Mode Register
27 AT91_REG US_IER; // Interrupt Enable Register
28 AT91_REG US_IDR; // Interrupt Disable Register
29 AT91_REG US_IMR; // Interrupt Mask Register
30 AT91_REG US_CSR; // Channel Status Register
31 AT91_REG US_RHR; // Receiver Holding Register
32 AT91_REG US_THR; // Transmitter Holding Register
33 AT91_REG US_BRGR; // Baud Rate Generator Register
34 AT91_REG US_RTOR; // Receiver Time-out Register
[all …]
DAT91RM9200_UDP.h25 AT91_REG UDP_NUM; // Frame Number Register
26 AT91_REG UDP_GLBSTATE; // Global State Register
27 AT91_REG UDP_FADDR; // Function Address Register
28 AT91_REG Reserved0[1]; //
29 AT91_REG UDP_IER; // Interrupt Enable Register
30 AT91_REG UDP_IDR; // Interrupt Disable Register
31 AT91_REG UDP_IMR; // Interrupt Mask Register
32 AT91_REG UDP_ISR; // Interrupt Status Register
33 AT91_REG UDP_ICR; // Interrupt Clear Register
34 AT91_REG Reserved1[1]; //
[all …]
DAT91RM9200.h22 typedef volatile unsigned int AT91_REG; typedef
/linux-2.4.37.9/arch/arm/mach-at91rm9200/
Dcore.c65 static AT91_REG at91rm9200_irq_smr[] __initdata = {