Home
last modified time | relevance | path

Searched refs:dscr (Results 1 – 20 of 20) sorted by relevance

/linux-3.4.99/arch/c6x/platforms/
Ddscr.c117 static struct dscr_regs dscr; variable
124 if (dscr.locked[i].key && reg == dscr.locked[i].reg) in find_locked_reg()
125 return &dscr.locked[i]; in find_locked_reg()
135 void __iomem *reg_addr = dscr.base + reg; in dscr_write_locked1()
136 void __iomem *lock_addr = dscr.base + lock; in dscr_write_locked1()
165 soc_writel(key0, dscr.base + lock0); in dscr_write_locked2()
166 soc_writel(key1, dscr.base + lock1); in dscr_write_locked2()
167 soc_writel(val, dscr.base + reg); in dscr_write_locked2()
168 soc_writel(0, dscr.base + lock0); in dscr_write_locked2()
169 soc_writel(0, dscr.base + lock1); in dscr_write_locked2()
[all …]
DMakefile8 obj-y += dscr.o
/linux-3.4.99/arch/c6x/boot/dts/
Dtms320c6455.dtsi56 ti,dscr-dev-enable = <13>;
67 ti,dscr-dev-enable = <4>;
79 compatible = "ti,c64x+dscr";
82 ti,dscr-devstat = <0>;
83 ti,dscr-silicon-rev = <8 28 0xf>;
84 ti,dscr-rmii-resets = <0 0x40020 0x00040000>;
86 ti,dscr-locked-regs = <0x40008 0x40004 0x0f0a0b00>;
87 ti,dscr-devstate-ctl-regs =
91 ti,dscr-devstate-stat-regs =
Dtms320c6472.dtsi113 compatible = "ti,c64x+dscr";
116 ti,dscr-devstat = <0>;
117 ti,dscr-silicon-rev = <0x70c 16 0xff>;
119 ti,dscr-mac-fuse-regs = <0x700 1 2 3 4
122 ti,dscr-rmii-resets = <0x208 1
125 ti,dscr-locked-regs = <0x200 0x204 0x0a1e183a
129 ti,dscr-privperm = <0x41c 0xaaaaaaaa>;
131 ti,dscr-devstate-ctl-regs = <0 13 0x200 1 0 0 1>;
Dtms320c6457.dtsi44 compatible = "ti,c64x+dscr";
47 ti,dscr-devstat = <0x20>;
48 ti,dscr-silicon-rev = <0x18 28 0xf>;
49 ti,dscr-mac-fuse-regs = <0x114 3 4 5 6
51 ti,dscr-kick-regs = <0x38 0x83E70B13
Dtms320c6474.dtsi72 compatible = "ti,c64x+dscr";
75 ti,dscr-devstat = <0x004>;
76 ti,dscr-silicon-rev = <0x014 28 0xf>;
77 ti,dscr-mac-fuse-regs = <0x34 3 4 5 6
/linux-3.4.99/Documentation/devicetree/bindings/c6x/
Ddscr.txt24 - compatible: must be "ti,c64x+dscr"
34 - ti,dscr-devstat
37 - ti,dscr-silicon-rev
40 - ti,dscr-rmii-resets
44 - ti,dscr-locked-regs
49 - ti,dscr-kick-regs
55 - ti,dscr-mac-fuse-regs
63 - ti,dscr-devstate-ctl-regs
79 - ti,dscr-devstate-stat-regs
96 - ti,dscr-privperm
[all …]
Demifa.txt18 - ti,dscr-dev-enable: Device ID if EMIF is enabled/disabled from DSCR
41 ti,dscr-dev-enable = <13>;
Dtimer64.txt15 - ti,dscr-dev-enable: Device ID used to enable timer IP through DSCR interface.
/linux-3.4.99/arch/arm/kernel/
Dhw_breakpoint.c233 u32 dscr; in enable_monitor_mode() local
236 ARM_DBG_READ(c1, 0, dscr); in enable_monitor_mode()
239 if (WARN_ONCE(dscr & ARM_DSCR_HDBGEN, in enable_monitor_mode()
246 if (dscr & ARM_DSCR_MDBGEN) in enable_monitor_mode()
253 ARM_DBG_WRITE(c1, 0, (dscr | ARM_DSCR_MDBGEN)); in enable_monitor_mode()
257 ARM_DBG_WRITE(c2, 2, (dscr | ARM_DSCR_MDBGEN)); in enable_monitor_mode()
265 ARM_DBG_READ(c1, 0, dscr); in enable_monitor_mode()
266 if (!(dscr & ARM_DSCR_MDBGEN)) in enable_monitor_mode()
852 u32 dscr; in hw_breakpoint_pending() local
860 ARM_DBG_READ(c1, 0, dscr); in hw_breakpoint_pending()
[all …]
/linux-3.4.99/arch/mips/alchemy/common/
Ddbdma.c934 u32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr) in au1xxx_dbdma_put_dscr() argument
961 dp->dscr_dest0 = dscr->dscr_dest0; in au1xxx_dbdma_put_dscr()
962 dp->dscr_source0 = dscr->dscr_source0; in au1xxx_dbdma_put_dscr()
963 dp->dscr_dest1 = dscr->dscr_dest1; in au1xxx_dbdma_put_dscr()
964 dp->dscr_source1 = dscr->dscr_source1; in au1xxx_dbdma_put_dscr()
965 dp->dscr_cmd1 = dscr->dscr_cmd1; in au1xxx_dbdma_put_dscr()
966 nbytes = dscr->dscr_cmd1; in au1xxx_dbdma_put_dscr()
969 dp->dscr_cmd0 |= dscr->dscr_cmd0 | DSCR_CMD0_V; in au1xxx_dbdma_put_dscr()
/linux-3.4.99/drivers/dma/
Dat_hdmac_regs.h157 dma_addr_t dscr; /* chain to next lli */ member
356 lli->ctrla, lli->ctrlb, lli->dscr); in atc_dump_lli()
425 desc->lli.dscr = 0; in set_desc_eol()
Dat_hdmac.c187 (*prev)->lli.dscr = desc->txd.phys; in atc_desc_chain()
916 prev->lli.dscr = first->txd.phys; in atc_prep_dma_cyclic()
/linux-3.4.99/arch/powerpc/kernel/
Dsysfs.c180 SYSFS_PMCSETUP(dscr, SPRN_DSCR);
190 static DEVICE_ATTR(dscr, 0600, show_dscr, store_dscr);
211 current->thread.dscr = dscr_default; in update_dscr()
Dprocess.c803 p->thread.dscr = current->thread.dscr; in copy_thread()
Dasm-offsets.c78 DEFINE(THREAD_DSCR, offsetof(struct thread_struct, dscr)); in main()
454 DEFINE(VCPU_DSCR, offsetof(struct kvm_vcpu, arch.dscr)); in main()
Dtraps.c981 current->thread.dscr = regs->gpr[rd]; in emulate_instruction()
983 mtspr(SPRN_DSCR, current->thread.dscr); in emulate_instruction()
/linux-3.4.99/arch/mips/include/asm/mach-au1x00/
Dau1xxx_dbdma.h375 u32 au1xxx_dbdma_put_dscr(u32 chanid, au1x_ddma_desc_t *dscr);
/linux-3.4.99/arch/powerpc/include/asm/
Dprocessor.h247 unsigned long dscr; member
Dkvm_host.h365 ulong dscr; member