1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #include <linux/kernel.h>
12 #include <linux/delay.h>
13 #include <linux/slab.h>
14 #include <linux/spinlock.h>
15 #include <linux/platform_device.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/interrupt.h>
18 #include <linux/io.h>
19 #include <linux/list.h>
20 #include <linux/dma-mapping.h>
21 
22 #include <linux/usb/ch9.h>
23 #include <linux/usb/gadget.h>
24 
25 #include "debug.h"
26 #include "core.h"
27 #include "gadget.h"
28 #include "io.h"
29 
30 #define DWC3_ALIGN_FRAME(d, n)	(((d)->frame_number + ((d)->interval * (n))) \
31 					& ~((d)->interval - 1))
32 
33 /**
34  * dwc3_gadget_set_test_mode - enables usb2 test modes
35  * @dwc: pointer to our context structure
36  * @mode: the mode to set (J, K SE0 NAK, Force Enable)
37  *
38  * Caller should take care of locking. This function will return 0 on
39  * success or -EINVAL if wrong Test Selector is passed.
40  */
dwc3_gadget_set_test_mode(struct dwc3 * dwc,int mode)41 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
42 {
43 	u32		reg;
44 
45 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
46 	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
47 
48 	switch (mode) {
49 	case USB_TEST_J:
50 	case USB_TEST_K:
51 	case USB_TEST_SE0_NAK:
52 	case USB_TEST_PACKET:
53 	case USB_TEST_FORCE_ENABLE:
54 		reg |= mode << 1;
55 		break;
56 	default:
57 		return -EINVAL;
58 	}
59 
60 	dwc3_gadget_dctl_write_safe(dwc, reg);
61 
62 	return 0;
63 }
64 
65 /**
66  * dwc3_gadget_get_link_state - gets current state of usb link
67  * @dwc: pointer to our context structure
68  *
69  * Caller should take care of locking. This function will
70  * return the link state on success (>= 0) or -ETIMEDOUT.
71  */
dwc3_gadget_get_link_state(struct dwc3 * dwc)72 int dwc3_gadget_get_link_state(struct dwc3 *dwc)
73 {
74 	u32		reg;
75 
76 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
77 
78 	return DWC3_DSTS_USBLNKST(reg);
79 }
80 
81 /**
82  * dwc3_gadget_set_link_state - sets usb link to a particular state
83  * @dwc: pointer to our context structure
84  * @state: the state to put link into
85  *
86  * Caller should take care of locking. This function will
87  * return 0 on success or -ETIMEDOUT.
88  */
dwc3_gadget_set_link_state(struct dwc3 * dwc,enum dwc3_link_state state)89 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
90 {
91 	int		retries = 10000;
92 	u32		reg;
93 
94 	/*
95 	 * Wait until device controller is ready. Only applies to 1.94a and
96 	 * later RTL.
97 	 */
98 	if (!DWC3_VER_IS_PRIOR(DWC3, 194A)) {
99 		while (--retries) {
100 			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
101 			if (reg & DWC3_DSTS_DCNRD)
102 				udelay(5);
103 			else
104 				break;
105 		}
106 
107 		if (retries <= 0)
108 			return -ETIMEDOUT;
109 	}
110 
111 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
113 
114 	/* set no action before sending new link state change */
115 	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
116 
117 	/* set requested state */
118 	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
119 	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
120 
121 	/*
122 	 * The following code is racy when called from dwc3_gadget_wakeup,
123 	 * and is not needed, at least on newer versions
124 	 */
125 	if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
126 		return 0;
127 
128 	/* wait for a change in DSTS */
129 	retries = 10000;
130 	while (--retries) {
131 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
132 
133 		if (DWC3_DSTS_USBLNKST(reg) == state)
134 			return 0;
135 
136 		udelay(5);
137 	}
138 
139 	return -ETIMEDOUT;
140 }
141 
142 /**
143  * dwc3_ep_inc_trb - increment a trb index.
144  * @index: Pointer to the TRB index to increment.
145  *
146  * The index should never point to the link TRB. After incrementing,
147  * if it is point to the link TRB, wrap around to the beginning. The
148  * link TRB is always at the last TRB entry.
149  */
dwc3_ep_inc_trb(u8 * index)150 static void dwc3_ep_inc_trb(u8 *index)
151 {
152 	(*index)++;
153 	if (*index == (DWC3_TRB_NUM - 1))
154 		*index = 0;
155 }
156 
157 /**
158  * dwc3_ep_inc_enq - increment endpoint's enqueue pointer
159  * @dep: The endpoint whose enqueue pointer we're incrementing
160  */
dwc3_ep_inc_enq(struct dwc3_ep * dep)161 static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
162 {
163 	dwc3_ep_inc_trb(&dep->trb_enqueue);
164 }
165 
166 /**
167  * dwc3_ep_inc_deq - increment endpoint's dequeue pointer
168  * @dep: The endpoint whose enqueue pointer we're incrementing
169  */
dwc3_ep_inc_deq(struct dwc3_ep * dep)170 static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
171 {
172 	dwc3_ep_inc_trb(&dep->trb_dequeue);
173 }
174 
dwc3_gadget_del_and_unmap_request(struct dwc3_ep * dep,struct dwc3_request * req,int status)175 static void dwc3_gadget_del_and_unmap_request(struct dwc3_ep *dep,
176 		struct dwc3_request *req, int status)
177 {
178 	struct dwc3			*dwc = dep->dwc;
179 
180 	list_del(&req->list);
181 	req->remaining = 0;
182 	req->needs_extra_trb = false;
183 
184 	if (req->request.status == -EINPROGRESS)
185 		req->request.status = status;
186 
187 	if (req->trb)
188 		usb_gadget_unmap_request_by_dev(dwc->sysdev,
189 				&req->request, req->direction);
190 
191 	req->trb = NULL;
192 	trace_dwc3_gadget_giveback(req);
193 
194 	if (dep->number > 1)
195 		pm_runtime_put(dwc->dev);
196 }
197 
198 /**
199  * dwc3_gadget_giveback - call struct usb_request's ->complete callback
200  * @dep: The endpoint to whom the request belongs to
201  * @req: The request we're giving back
202  * @status: completion code for the request
203  *
204  * Must be called with controller's lock held and interrupts disabled. This
205  * function will unmap @req and call its ->complete() callback to notify upper
206  * layers that it has completed.
207  */
dwc3_gadget_giveback(struct dwc3_ep * dep,struct dwc3_request * req,int status)208 void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
209 		int status)
210 {
211 	struct dwc3			*dwc = dep->dwc;
212 
213 	dwc3_gadget_del_and_unmap_request(dep, req, status);
214 	req->status = DWC3_REQUEST_STATUS_COMPLETED;
215 
216 	spin_unlock(&dwc->lock);
217 	usb_gadget_giveback_request(&dep->endpoint, &req->request);
218 	spin_lock(&dwc->lock);
219 }
220 
221 /**
222  * dwc3_send_gadget_generic_command - issue a generic command for the controller
223  * @dwc: pointer to the controller context
224  * @cmd: the command to be issued
225  * @param: command parameter
226  *
227  * Caller should take care of locking. Issue @cmd with a given @param to @dwc
228  * and wait for its completion.
229  */
dwc3_send_gadget_generic_command(struct dwc3 * dwc,unsigned int cmd,u32 param)230 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
231 		u32 param)
232 {
233 	u32		timeout = 500;
234 	int		status = 0;
235 	int		ret = 0;
236 	u32		reg;
237 
238 	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
239 	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
240 
241 	do {
242 		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
243 		if (!(reg & DWC3_DGCMD_CMDACT)) {
244 			status = DWC3_DGCMD_STATUS(reg);
245 			if (status)
246 				ret = -EINVAL;
247 			break;
248 		}
249 	} while (--timeout);
250 
251 	if (!timeout) {
252 		ret = -ETIMEDOUT;
253 		status = -ETIMEDOUT;
254 	}
255 
256 	trace_dwc3_gadget_generic_cmd(cmd, param, status);
257 
258 	return ret;
259 }
260 
261 static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
262 
263 /**
264  * dwc3_send_gadget_ep_cmd - issue an endpoint command
265  * @dep: the endpoint to which the command is going to be issued
266  * @cmd: the command to be issued
267  * @params: parameters to the command
268  *
269  * Caller should handle locking. This function will issue @cmd with given
270  * @params to @dep and wait for its completion.
271  */
dwc3_send_gadget_ep_cmd(struct dwc3_ep * dep,unsigned int cmd,struct dwc3_gadget_ep_cmd_params * params)272 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
273 		struct dwc3_gadget_ep_cmd_params *params)
274 {
275 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
276 	struct dwc3		*dwc = dep->dwc;
277 	u32			timeout = 5000;
278 	u32			saved_config = 0;
279 	u32			reg;
280 
281 	int			cmd_status = 0;
282 	int			ret = -EINVAL;
283 
284 	/*
285 	 * When operating in USB 2.0 speeds (HS/FS), if GUSB2PHYCFG.ENBLSLPM or
286 	 * GUSB2PHYCFG.SUSPHY is set, it must be cleared before issuing an
287 	 * endpoint command.
288 	 *
289 	 * Save and clear both GUSB2PHYCFG.ENBLSLPM and GUSB2PHYCFG.SUSPHY
290 	 * settings. Restore them after the command is completed.
291 	 *
292 	 * DWC_usb3 3.30a and DWC_usb31 1.90a programming guide section 3.2.2
293 	 */
294 	if (dwc->gadget->speed <= USB_SPEED_HIGH ||
295 	    DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER) {
296 		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
297 		if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
298 			saved_config |= DWC3_GUSB2PHYCFG_SUSPHY;
299 			reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
300 		}
301 
302 		if (reg & DWC3_GUSB2PHYCFG_ENBLSLPM) {
303 			saved_config |= DWC3_GUSB2PHYCFG_ENBLSLPM;
304 			reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
305 		}
306 
307 		if (saved_config)
308 			dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
309 	}
310 
311 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
312 		int link_state;
313 
314 		/*
315 		 * Initiate remote wakeup if the link state is in U3 when
316 		 * operating in SS/SSP or L1/L2 when operating in HS/FS. If the
317 		 * link state is in U1/U2, no remote wakeup is needed. The Start
318 		 * Transfer command will initiate the link recovery.
319 		 */
320 		link_state = dwc3_gadget_get_link_state(dwc);
321 		switch (link_state) {
322 		case DWC3_LINK_STATE_U2:
323 			if (dwc->gadget->speed >= USB_SPEED_SUPER)
324 				break;
325 
326 			fallthrough;
327 		case DWC3_LINK_STATE_U3:
328 			ret = __dwc3_gadget_wakeup(dwc);
329 			dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
330 					ret);
331 			break;
332 		}
333 	}
334 
335 	/*
336 	 * For some commands such as Update Transfer command, DEPCMDPARn
337 	 * registers are reserved. Since the driver often sends Update Transfer
338 	 * command, don't write to DEPCMDPARn to avoid register write delays and
339 	 * improve performance.
340 	 */
341 	if (DWC3_DEPCMD_CMD(cmd) != DWC3_DEPCMD_UPDATETRANSFER) {
342 		dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
343 		dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
344 		dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
345 	}
346 
347 	/*
348 	 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
349 	 * not relying on XferNotReady, we can make use of a special "No
350 	 * Response Update Transfer" command where we should clear both CmdAct
351 	 * and CmdIOC bits.
352 	 *
353 	 * With this, we don't need to wait for command completion and can
354 	 * straight away issue further commands to the endpoint.
355 	 *
356 	 * NOTICE: We're making an assumption that control endpoints will never
357 	 * make use of Update Transfer command. This is a safe assumption
358 	 * because we can never have more than one request at a time with
359 	 * Control Endpoints. If anybody changes that assumption, this chunk
360 	 * needs to be updated accordingly.
361 	 */
362 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
363 			!usb_endpoint_xfer_isoc(desc))
364 		cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
365 	else
366 		cmd |= DWC3_DEPCMD_CMDACT;
367 
368 	dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
369 
370 	if (!(cmd & DWC3_DEPCMD_CMDACT) ||
371 		(DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_ENDTRANSFER &&
372 		!(cmd & DWC3_DEPCMD_CMDIOC))) {
373 		ret = 0;
374 		goto skip_status;
375 	}
376 
377 	do {
378 		reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
379 		if (!(reg & DWC3_DEPCMD_CMDACT)) {
380 			cmd_status = DWC3_DEPCMD_STATUS(reg);
381 
382 			switch (cmd_status) {
383 			case 0:
384 				ret = 0;
385 				break;
386 			case DEPEVT_TRANSFER_NO_RESOURCE:
387 				dev_WARN(dwc->dev, "No resource for %s\n",
388 					 dep->name);
389 				ret = -EINVAL;
390 				break;
391 			case DEPEVT_TRANSFER_BUS_EXPIRY:
392 				/*
393 				 * SW issues START TRANSFER command to
394 				 * isochronous ep with future frame interval. If
395 				 * future interval time has already passed when
396 				 * core receives the command, it will respond
397 				 * with an error status of 'Bus Expiry'.
398 				 *
399 				 * Instead of always returning -EINVAL, let's
400 				 * give a hint to the gadget driver that this is
401 				 * the case by returning -EAGAIN.
402 				 */
403 				ret = -EAGAIN;
404 				break;
405 			default:
406 				dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
407 			}
408 
409 			break;
410 		}
411 	} while (--timeout);
412 
413 	if (timeout == 0) {
414 		ret = -ETIMEDOUT;
415 		cmd_status = -ETIMEDOUT;
416 	}
417 
418 skip_status:
419 	trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
420 
421 	if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
422 		if (ret == 0)
423 			dep->flags |= DWC3_EP_TRANSFER_STARTED;
424 
425 		if (ret != -ETIMEDOUT)
426 			dwc3_gadget_ep_get_transfer_index(dep);
427 	}
428 
429 	if (saved_config) {
430 		reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
431 		reg |= saved_config;
432 		dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
433 	}
434 
435 	return ret;
436 }
437 
dwc3_send_clear_stall_ep_cmd(struct dwc3_ep * dep)438 static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
439 {
440 	struct dwc3 *dwc = dep->dwc;
441 	struct dwc3_gadget_ep_cmd_params params;
442 	u32 cmd = DWC3_DEPCMD_CLEARSTALL;
443 
444 	/*
445 	 * As of core revision 2.60a the recommended programming model
446 	 * is to set the ClearPendIN bit when issuing a Clear Stall EP
447 	 * command for IN endpoints. This is to prevent an issue where
448 	 * some (non-compliant) hosts may not send ACK TPs for pending
449 	 * IN transfers due to a mishandled error condition. Synopsys
450 	 * STAR 9000614252.
451 	 */
452 	if (dep->direction &&
453 	    !DWC3_VER_IS_PRIOR(DWC3, 260A) &&
454 	    (dwc->gadget->speed >= USB_SPEED_SUPER))
455 		cmd |= DWC3_DEPCMD_CLEARPENDIN;
456 
457 	memset(&params, 0, sizeof(params));
458 
459 	return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
460 }
461 
dwc3_trb_dma_offset(struct dwc3_ep * dep,struct dwc3_trb * trb)462 static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
463 		struct dwc3_trb *trb)
464 {
465 	u32		offset = (char *) trb - (char *) dep->trb_pool;
466 
467 	return dep->trb_pool_dma + offset;
468 }
469 
dwc3_alloc_trb_pool(struct dwc3_ep * dep)470 static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
471 {
472 	struct dwc3		*dwc = dep->dwc;
473 
474 	if (dep->trb_pool)
475 		return 0;
476 
477 	dep->trb_pool = dma_alloc_coherent(dwc->sysdev,
478 			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
479 			&dep->trb_pool_dma, GFP_KERNEL);
480 	if (!dep->trb_pool) {
481 		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
482 				dep->name);
483 		return -ENOMEM;
484 	}
485 
486 	return 0;
487 }
488 
dwc3_free_trb_pool(struct dwc3_ep * dep)489 static void dwc3_free_trb_pool(struct dwc3_ep *dep)
490 {
491 	struct dwc3		*dwc = dep->dwc;
492 
493 	dma_free_coherent(dwc->sysdev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
494 			dep->trb_pool, dep->trb_pool_dma);
495 
496 	dep->trb_pool = NULL;
497 	dep->trb_pool_dma = 0;
498 }
499 
dwc3_gadget_set_xfer_resource(struct dwc3_ep * dep)500 static int dwc3_gadget_set_xfer_resource(struct dwc3_ep *dep)
501 {
502 	struct dwc3_gadget_ep_cmd_params params;
503 
504 	memset(&params, 0x00, sizeof(params));
505 
506 	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
507 
508 	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
509 			&params);
510 }
511 
512 /**
513  * dwc3_gadget_start_config - configure ep resources
514  * @dep: endpoint that is being enabled
515  *
516  * Issue a %DWC3_DEPCMD_DEPSTARTCFG command to @dep. After the command's
517  * completion, it will set Transfer Resource for all available endpoints.
518  *
519  * The assignment of transfer resources cannot perfectly follow the data book
520  * due to the fact that the controller driver does not have all knowledge of the
521  * configuration in advance. It is given this information piecemeal by the
522  * composite gadget framework after every SET_CONFIGURATION and
523  * SET_INTERFACE. Trying to follow the databook programming model in this
524  * scenario can cause errors. For two reasons:
525  *
526  * 1) The databook says to do %DWC3_DEPCMD_DEPSTARTCFG for every
527  * %USB_REQ_SET_CONFIGURATION and %USB_REQ_SET_INTERFACE (8.1.5). This is
528  * incorrect in the scenario of multiple interfaces.
529  *
530  * 2) The databook does not mention doing more %DWC3_DEPCMD_DEPXFERCFG for new
531  * endpoint on alt setting (8.1.6).
532  *
533  * The following simplified method is used instead:
534  *
535  * All hardware endpoints can be assigned a transfer resource and this setting
536  * will stay persistent until either a core reset or hibernation. So whenever we
537  * do a %DWC3_DEPCMD_DEPSTARTCFG(0) we can go ahead and do
538  * %DWC3_DEPCMD_DEPXFERCFG for every hardware endpoint as well. We are
539  * guaranteed that there are as many transfer resources as endpoints.
540  *
541  * This function is called for each endpoint when it is being enabled but is
542  * triggered only when called for EP0-out, which always happens first, and which
543  * should only happen in one of the above conditions.
544  */
dwc3_gadget_start_config(struct dwc3_ep * dep)545 static int dwc3_gadget_start_config(struct dwc3_ep *dep)
546 {
547 	struct dwc3_gadget_ep_cmd_params params;
548 	struct dwc3		*dwc;
549 	u32			cmd;
550 	int			i;
551 	int			ret;
552 
553 	if (dep->number)
554 		return 0;
555 
556 	memset(&params, 0x00, sizeof(params));
557 	cmd = DWC3_DEPCMD_DEPSTARTCFG;
558 	dwc = dep->dwc;
559 
560 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
561 	if (ret)
562 		return ret;
563 
564 	for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
565 		struct dwc3_ep *dep = dwc->eps[i];
566 
567 		if (!dep)
568 			continue;
569 
570 		ret = dwc3_gadget_set_xfer_resource(dep);
571 		if (ret)
572 			return ret;
573 	}
574 
575 	return 0;
576 }
577 
dwc3_gadget_set_ep_config(struct dwc3_ep * dep,unsigned int action)578 static int dwc3_gadget_set_ep_config(struct dwc3_ep *dep, unsigned int action)
579 {
580 	const struct usb_ss_ep_comp_descriptor *comp_desc;
581 	const struct usb_endpoint_descriptor *desc;
582 	struct dwc3_gadget_ep_cmd_params params;
583 	struct dwc3 *dwc = dep->dwc;
584 
585 	comp_desc = dep->endpoint.comp_desc;
586 	desc = dep->endpoint.desc;
587 
588 	memset(&params, 0x00, sizeof(params));
589 
590 	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
591 		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
592 
593 	/* Burst size is only needed in SuperSpeed mode */
594 	if (dwc->gadget->speed >= USB_SPEED_SUPER) {
595 		u32 burst = dep->endpoint.maxburst;
596 
597 		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
598 	}
599 
600 	params.param0 |= action;
601 	if (action == DWC3_DEPCFG_ACTION_RESTORE)
602 		params.param2 |= dep->saved_state;
603 
604 	if (usb_endpoint_xfer_control(desc))
605 		params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
606 
607 	if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
608 		params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
609 
610 	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
611 		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
612 			| DWC3_DEPCFG_XFER_COMPLETE_EN
613 			| DWC3_DEPCFG_STREAM_EVENT_EN;
614 		dep->stream_capable = true;
615 	}
616 
617 	if (!usb_endpoint_xfer_control(desc))
618 		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
619 
620 	/*
621 	 * We are doing 1:1 mapping for endpoints, meaning
622 	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
623 	 * so on. We consider the direction bit as part of the physical
624 	 * endpoint number. So USB endpoint 0x81 is 0x03.
625 	 */
626 	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
627 
628 	/*
629 	 * We must use the lower 16 TX FIFOs even though
630 	 * HW might have more
631 	 */
632 	if (dep->direction)
633 		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
634 
635 	if (desc->bInterval) {
636 		u8 bInterval_m1;
637 
638 		/*
639 		 * Valid range for DEPCFG.bInterval_m1 is from 0 to 13.
640 		 *
641 		 * NOTE: The programming guide incorrectly stated bInterval_m1
642 		 * must be set to 0 when operating in fullspeed. Internally the
643 		 * controller does not have this limitation. See DWC_usb3x
644 		 * programming guide section 3.2.2.1.
645 		 */
646 		bInterval_m1 = min_t(u8, desc->bInterval - 1, 13);
647 
648 		if (usb_endpoint_type(desc) == USB_ENDPOINT_XFER_INT &&
649 		    dwc->gadget->speed == USB_SPEED_FULL)
650 			dep->interval = desc->bInterval;
651 		else
652 			dep->interval = 1 << (desc->bInterval - 1);
653 
654 		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(bInterval_m1);
655 	}
656 
657 	return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
658 }
659 
660 /**
661  * dwc3_gadget_calc_tx_fifo_size - calculates the txfifo size value
662  * @dwc: pointer to the DWC3 context
663  * @mult: multiplier to be used when calculating the fifo_size
664  *
665  * Calculates the size value based on the equation below:
666  *
667  * DWC3 revision 280A and prior:
668  * fifo_size = mult * (max_packet / mdwidth) + 1;
669  *
670  * DWC3 revision 290A and onwards:
671  * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
672  *
673  * The max packet size is set to 1024, as the txfifo requirements mainly apply
674  * to super speed USB use cases.  However, it is safe to overestimate the fifo
675  * allocations for other scenarios, i.e. high speed USB.
676  */
dwc3_gadget_calc_tx_fifo_size(struct dwc3 * dwc,int mult)677 static int dwc3_gadget_calc_tx_fifo_size(struct dwc3 *dwc, int mult)
678 {
679 	int max_packet = 1024;
680 	int fifo_size;
681 	int mdwidth;
682 
683 	mdwidth = dwc3_mdwidth(dwc);
684 
685 	/* MDWIDTH is represented in bits, we need it in bytes */
686 	mdwidth >>= 3;
687 
688 	if (DWC3_VER_IS_PRIOR(DWC3, 290A))
689 		fifo_size = mult * (max_packet / mdwidth) + 1;
690 	else
691 		fifo_size = mult * ((max_packet + mdwidth) / mdwidth) + 1;
692 	return fifo_size;
693 }
694 
695 /**
696  * dwc3_gadget_clear_tx_fifos - Clears txfifo allocation
697  * @dwc: pointer to the DWC3 context
698  *
699  * Iterates through all the endpoint registers and clears the previous txfifo
700  * allocations.
701  */
dwc3_gadget_clear_tx_fifos(struct dwc3 * dwc)702 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
703 {
704 	struct dwc3_ep *dep;
705 	int fifo_depth;
706 	int size;
707 	int num;
708 
709 	if (!dwc->do_fifo_resize)
710 		return;
711 
712 	/* Read ep0IN related TXFIFO size */
713 	dep = dwc->eps[1];
714 	size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
715 	if (DWC3_IP_IS(DWC3))
716 		fifo_depth = DWC3_GTXFIFOSIZ_TXFDEP(size);
717 	else
718 		fifo_depth = DWC31_GTXFIFOSIZ_TXFDEP(size);
719 
720 	dwc->last_fifo_depth = fifo_depth;
721 	/* Clear existing TXFIFO for all IN eps except ep0 */
722 	for (num = 3; num < min_t(int, dwc->num_eps, DWC3_ENDPOINTS_NUM);
723 	     num += 2) {
724 		dep = dwc->eps[num];
725 		/* Don't change TXFRAMNUM on usb31 version */
726 		size = DWC3_IP_IS(DWC3) ? 0 :
727 			dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1)) &
728 				   DWC31_GTXFIFOSIZ_TXFRAMNUM;
729 
730 		dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num >> 1), size);
731 		dep->flags &= ~DWC3_EP_TXFIFO_RESIZED;
732 	}
733 	dwc->num_ep_resized = 0;
734 }
735 
736 /*
737  * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
738  * @dwc: pointer to our context structure
739  *
740  * This function will a best effort FIFO allocation in order
741  * to improve FIFO usage and throughput, while still allowing
742  * us to enable as many endpoints as possible.
743  *
744  * Keep in mind that this operation will be highly dependent
745  * on the configured size for RAM1 - which contains TxFifo -,
746  * the amount of endpoints enabled on coreConsultant tool, and
747  * the width of the Master Bus.
748  *
749  * In general, FIFO depths are represented with the following equation:
750  *
751  * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
752  *
753  * In conjunction with dwc3_gadget_check_config(), this resizing logic will
754  * ensure that all endpoints will have enough internal memory for one max
755  * packet per endpoint.
756  */
dwc3_gadget_resize_tx_fifos(struct dwc3_ep * dep)757 static int dwc3_gadget_resize_tx_fifos(struct dwc3_ep *dep)
758 {
759 	struct dwc3 *dwc = dep->dwc;
760 	int fifo_0_start;
761 	int ram1_depth;
762 	int fifo_size;
763 	int min_depth;
764 	int num_in_ep;
765 	int remaining;
766 	int num_fifos = 1;
767 	int fifo;
768 	int tmp;
769 
770 	if (!dwc->do_fifo_resize)
771 		return 0;
772 
773 	/* resize IN endpoints except ep0 */
774 	if (!usb_endpoint_dir_in(dep->endpoint.desc) || dep->number <= 1)
775 		return 0;
776 
777 	/* bail if already resized */
778 	if (dep->flags & DWC3_EP_TXFIFO_RESIZED)
779 		return 0;
780 
781 	ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
782 
783 	if ((dep->endpoint.maxburst > 1 &&
784 	     usb_endpoint_xfer_bulk(dep->endpoint.desc)) ||
785 	    usb_endpoint_xfer_isoc(dep->endpoint.desc))
786 		num_fifos = 3;
787 
788 	if (dep->endpoint.maxburst > 6 &&
789 	    (usb_endpoint_xfer_bulk(dep->endpoint.desc) ||
790 	     usb_endpoint_xfer_isoc(dep->endpoint.desc)) && DWC3_IP_IS(DWC31))
791 		num_fifos = dwc->tx_fifo_resize_max_num;
792 
793 	/* FIFO size for a single buffer */
794 	fifo = dwc3_gadget_calc_tx_fifo_size(dwc, 1);
795 
796 	/* Calculate the number of remaining EPs w/o any FIFO */
797 	num_in_ep = dwc->max_cfg_eps;
798 	num_in_ep -= dwc->num_ep_resized;
799 
800 	/* Reserve at least one FIFO for the number of IN EPs */
801 	min_depth = num_in_ep * (fifo + 1);
802 	remaining = ram1_depth - min_depth - dwc->last_fifo_depth;
803 	remaining = max_t(int, 0, remaining);
804 	/*
805 	 * We've already reserved 1 FIFO per EP, so check what we can fit in
806 	 * addition to it.  If there is not enough remaining space, allocate
807 	 * all the remaining space to the EP.
808 	 */
809 	fifo_size = (num_fifos - 1) * fifo;
810 	if (remaining < fifo_size)
811 		fifo_size = remaining;
812 
813 	fifo_size += fifo;
814 	/* Last increment according to the TX FIFO size equation */
815 	fifo_size++;
816 
817 	/* Check if TXFIFOs start at non-zero addr */
818 	tmp = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(0));
819 	fifo_0_start = DWC3_GTXFIFOSIZ_TXFSTADDR(tmp);
820 
821 	fifo_size |= (fifo_0_start + (dwc->last_fifo_depth << 16));
822 	if (DWC3_IP_IS(DWC3))
823 		dwc->last_fifo_depth += DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
824 	else
825 		dwc->last_fifo_depth += DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
826 
827 	/* Check fifo size allocation doesn't exceed available RAM size. */
828 	if (dwc->last_fifo_depth >= ram1_depth) {
829 		dev_err(dwc->dev, "Fifosize(%d) > RAM size(%d) %s depth:%d\n",
830 			dwc->last_fifo_depth, ram1_depth,
831 			dep->endpoint.name, fifo_size);
832 		if (DWC3_IP_IS(DWC3))
833 			fifo_size = DWC3_GTXFIFOSIZ_TXFDEP(fifo_size);
834 		else
835 			fifo_size = DWC31_GTXFIFOSIZ_TXFDEP(fifo_size);
836 
837 		dwc->last_fifo_depth -= fifo_size;
838 		return -ENOMEM;
839 	}
840 
841 	dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1), fifo_size);
842 	dep->flags |= DWC3_EP_TXFIFO_RESIZED;
843 	dwc->num_ep_resized++;
844 
845 	return 0;
846 }
847 
848 /**
849  * __dwc3_gadget_ep_enable - initializes a hw endpoint
850  * @dep: endpoint to be initialized
851  * @action: one of INIT, MODIFY or RESTORE
852  *
853  * Caller should take care of locking. Execute all necessary commands to
854  * initialize a HW endpoint so it can be used by a gadget driver.
855  */
__dwc3_gadget_ep_enable(struct dwc3_ep * dep,unsigned int action)856 static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep, unsigned int action)
857 {
858 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
859 	struct dwc3		*dwc = dep->dwc;
860 
861 	u32			reg;
862 	int			ret;
863 
864 	if (!(dep->flags & DWC3_EP_ENABLED)) {
865 		ret = dwc3_gadget_resize_tx_fifos(dep);
866 		if (ret)
867 			return ret;
868 
869 		ret = dwc3_gadget_start_config(dep);
870 		if (ret)
871 			return ret;
872 	}
873 
874 	ret = dwc3_gadget_set_ep_config(dep, action);
875 	if (ret)
876 		return ret;
877 
878 	if (!(dep->flags & DWC3_EP_ENABLED)) {
879 		struct dwc3_trb	*trb_st_hw;
880 		struct dwc3_trb	*trb_link;
881 
882 		dep->type = usb_endpoint_type(desc);
883 		dep->flags |= DWC3_EP_ENABLED;
884 
885 		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
886 		reg |= DWC3_DALEPENA_EP(dep->number);
887 		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
888 
889 		dep->trb_dequeue = 0;
890 		dep->trb_enqueue = 0;
891 
892 		if (usb_endpoint_xfer_control(desc))
893 			goto out;
894 
895 		/* Initialize the TRB ring */
896 		memset(dep->trb_pool, 0,
897 		       sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
898 
899 		/* Link TRB. The HWO bit is never reset */
900 		trb_st_hw = &dep->trb_pool[0];
901 
902 		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
903 		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
904 		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
905 		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
906 		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
907 	}
908 
909 	/*
910 	 * Issue StartTransfer here with no-op TRB so we can always rely on No
911 	 * Response Update Transfer command.
912 	 */
913 	if (usb_endpoint_xfer_bulk(desc) ||
914 			usb_endpoint_xfer_int(desc)) {
915 		struct dwc3_gadget_ep_cmd_params params;
916 		struct dwc3_trb	*trb;
917 		dma_addr_t trb_dma;
918 		u32 cmd;
919 
920 		memset(&params, 0, sizeof(params));
921 		trb = &dep->trb_pool[0];
922 		trb_dma = dwc3_trb_dma_offset(dep, trb);
923 
924 		params.param0 = upper_32_bits(trb_dma);
925 		params.param1 = lower_32_bits(trb_dma);
926 
927 		cmd = DWC3_DEPCMD_STARTTRANSFER;
928 
929 		ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
930 		if (ret < 0)
931 			return ret;
932 
933 		if (dep->stream_capable) {
934 			/*
935 			 * For streams, at start, there maybe a race where the
936 			 * host primes the endpoint before the function driver
937 			 * queues a request to initiate a stream. In that case,
938 			 * the controller will not see the prime to generate the
939 			 * ERDY and start stream. To workaround this, issue a
940 			 * no-op TRB as normal, but end it immediately. As a
941 			 * result, when the function driver queues the request,
942 			 * the next START_TRANSFER command will cause the
943 			 * controller to generate an ERDY to initiate the
944 			 * stream.
945 			 */
946 			dwc3_stop_active_transfer(dep, true, true);
947 
948 			/*
949 			 * All stream eps will reinitiate stream on NoStream
950 			 * rejection until we can determine that the host can
951 			 * prime after the first transfer.
952 			 *
953 			 * However, if the controller is capable of
954 			 * TXF_FLUSH_BYPASS, then IN direction endpoints will
955 			 * automatically restart the stream without the driver
956 			 * initiation.
957 			 */
958 			if (!dep->direction ||
959 			    !(dwc->hwparams.hwparams9 &
960 			      DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS))
961 				dep->flags |= DWC3_EP_FORCE_RESTART_STREAM;
962 		}
963 	}
964 
965 out:
966 	trace_dwc3_gadget_ep_enable(dep);
967 
968 	return 0;
969 }
970 
dwc3_remove_requests(struct dwc3 * dwc,struct dwc3_ep * dep,int status)971 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status)
972 {
973 	struct dwc3_request		*req;
974 
975 	dwc3_stop_active_transfer(dep, true, false);
976 
977 	/* If endxfer is delayed, avoid unmapping requests */
978 	if (dep->flags & DWC3_EP_DELAY_STOP)
979 		return;
980 
981 	/* - giveback all requests to gadget driver */
982 	while (!list_empty(&dep->started_list)) {
983 		req = next_request(&dep->started_list);
984 
985 		dwc3_gadget_giveback(dep, req, status);
986 	}
987 
988 	while (!list_empty(&dep->pending_list)) {
989 		req = next_request(&dep->pending_list);
990 
991 		dwc3_gadget_giveback(dep, req, status);
992 	}
993 
994 	while (!list_empty(&dep->cancelled_list)) {
995 		req = next_request(&dep->cancelled_list);
996 
997 		dwc3_gadget_giveback(dep, req, status);
998 	}
999 }
1000 
1001 /**
1002  * __dwc3_gadget_ep_disable - disables a hw endpoint
1003  * @dep: the endpoint to disable
1004  *
1005  * This function undoes what __dwc3_gadget_ep_enable did and also removes
1006  * requests which are currently being processed by the hardware and those which
1007  * are not yet scheduled.
1008  *
1009  * Caller should take care of locking.
1010  */
__dwc3_gadget_ep_disable(struct dwc3_ep * dep)1011 static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
1012 {
1013 	struct dwc3		*dwc = dep->dwc;
1014 	u32			reg;
1015 	u32			mask;
1016 
1017 	trace_dwc3_gadget_ep_disable(dep);
1018 
1019 	/* make sure HW endpoint isn't stalled */
1020 	if (dep->flags & DWC3_EP_STALL)
1021 		__dwc3_gadget_ep_set_halt(dep, 0, false);
1022 
1023 	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
1024 	reg &= ~DWC3_DALEPENA_EP(dep->number);
1025 	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
1026 
1027 	dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
1028 
1029 	dep->stream_capable = false;
1030 	dep->type = 0;
1031 	mask = DWC3_EP_TXFIFO_RESIZED;
1032 	/*
1033 	 * dwc3_remove_requests() can exit early if DWC3 EP delayed stop is
1034 	 * set.  Do not clear DEP flags, so that the end transfer command will
1035 	 * be reattempted during the next SETUP stage.
1036 	 */
1037 	if (dep->flags & DWC3_EP_DELAY_STOP)
1038 		mask |= (DWC3_EP_DELAY_STOP | DWC3_EP_TRANSFER_STARTED);
1039 	dep->flags &= mask;
1040 
1041 	/* Clear out the ep descriptors for non-ep0 */
1042 	if (dep->number > 1) {
1043 		dep->endpoint.comp_desc = NULL;
1044 		dep->endpoint.desc = NULL;
1045 	}
1046 
1047 	return 0;
1048 }
1049 
1050 /* -------------------------------------------------------------------------- */
1051 
dwc3_gadget_ep0_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1052 static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
1053 		const struct usb_endpoint_descriptor *desc)
1054 {
1055 	return -EINVAL;
1056 }
1057 
dwc3_gadget_ep0_disable(struct usb_ep * ep)1058 static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
1059 {
1060 	return -EINVAL;
1061 }
1062 
1063 /* -------------------------------------------------------------------------- */
1064 
dwc3_gadget_ep_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1065 static int dwc3_gadget_ep_enable(struct usb_ep *ep,
1066 		const struct usb_endpoint_descriptor *desc)
1067 {
1068 	struct dwc3_ep			*dep;
1069 	struct dwc3			*dwc;
1070 	unsigned long			flags;
1071 	int				ret;
1072 
1073 	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
1074 		pr_debug("dwc3: invalid parameters\n");
1075 		return -EINVAL;
1076 	}
1077 
1078 	if (!desc->wMaxPacketSize) {
1079 		pr_debug("dwc3: missing wMaxPacketSize\n");
1080 		return -EINVAL;
1081 	}
1082 
1083 	dep = to_dwc3_ep(ep);
1084 	dwc = dep->dwc;
1085 
1086 	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
1087 					"%s is already enabled\n",
1088 					dep->name))
1089 		return 0;
1090 
1091 	spin_lock_irqsave(&dwc->lock, flags);
1092 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
1093 	spin_unlock_irqrestore(&dwc->lock, flags);
1094 
1095 	return ret;
1096 }
1097 
dwc3_gadget_ep_disable(struct usb_ep * ep)1098 static int dwc3_gadget_ep_disable(struct usb_ep *ep)
1099 {
1100 	struct dwc3_ep			*dep;
1101 	struct dwc3			*dwc;
1102 	unsigned long			flags;
1103 	int				ret;
1104 
1105 	if (!ep) {
1106 		pr_debug("dwc3: invalid parameters\n");
1107 		return -EINVAL;
1108 	}
1109 
1110 	dep = to_dwc3_ep(ep);
1111 	dwc = dep->dwc;
1112 
1113 	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
1114 					"%s is already disabled\n",
1115 					dep->name))
1116 		return 0;
1117 
1118 	spin_lock_irqsave(&dwc->lock, flags);
1119 	ret = __dwc3_gadget_ep_disable(dep);
1120 	spin_unlock_irqrestore(&dwc->lock, flags);
1121 
1122 	return ret;
1123 }
1124 
dwc3_gadget_ep_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)1125 static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
1126 		gfp_t gfp_flags)
1127 {
1128 	struct dwc3_request		*req;
1129 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1130 
1131 	req = kzalloc(sizeof(*req), gfp_flags);
1132 	if (!req)
1133 		return NULL;
1134 
1135 	req->direction	= dep->direction;
1136 	req->epnum	= dep->number;
1137 	req->dep	= dep;
1138 	req->status	= DWC3_REQUEST_STATUS_UNKNOWN;
1139 
1140 	trace_dwc3_alloc_request(req);
1141 
1142 	return &req->request;
1143 }
1144 
dwc3_gadget_ep_free_request(struct usb_ep * ep,struct usb_request * request)1145 static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
1146 		struct usb_request *request)
1147 {
1148 	struct dwc3_request		*req = to_dwc3_request(request);
1149 
1150 	trace_dwc3_free_request(req);
1151 	kfree(req);
1152 }
1153 
1154 /**
1155  * dwc3_ep_prev_trb - returns the previous TRB in the ring
1156  * @dep: The endpoint with the TRB ring
1157  * @index: The index of the current TRB in the ring
1158  *
1159  * Returns the TRB prior to the one pointed to by the index. If the
1160  * index is 0, we will wrap backwards, skip the link TRB, and return
1161  * the one just before that.
1162  */
dwc3_ep_prev_trb(struct dwc3_ep * dep,u8 index)1163 static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
1164 {
1165 	u8 tmp = index;
1166 
1167 	if (!tmp)
1168 		tmp = DWC3_TRB_NUM - 1;
1169 
1170 	return &dep->trb_pool[tmp - 1];
1171 }
1172 
dwc3_calc_trbs_left(struct dwc3_ep * dep)1173 static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
1174 {
1175 	u8			trbs_left;
1176 
1177 	/*
1178 	 * If the enqueue & dequeue are equal then the TRB ring is either full
1179 	 * or empty. It's considered full when there are DWC3_TRB_NUM-1 of TRBs
1180 	 * pending to be processed by the driver.
1181 	 */
1182 	if (dep->trb_enqueue == dep->trb_dequeue) {
1183 		/*
1184 		 * If there is any request remained in the started_list at
1185 		 * this point, that means there is no TRB available.
1186 		 */
1187 		if (!list_empty(&dep->started_list))
1188 			return 0;
1189 
1190 		return DWC3_TRB_NUM - 1;
1191 	}
1192 
1193 	trbs_left = dep->trb_dequeue - dep->trb_enqueue;
1194 	trbs_left &= (DWC3_TRB_NUM - 1);
1195 
1196 	if (dep->trb_dequeue < dep->trb_enqueue)
1197 		trbs_left--;
1198 
1199 	return trbs_left;
1200 }
1201 
1202 /**
1203  * dwc3_prepare_one_trb - setup one TRB from one request
1204  * @dep: endpoint for which this request is prepared
1205  * @req: dwc3_request pointer
1206  * @trb_length: buffer size of the TRB
1207  * @chain: should this TRB be chained to the next?
1208  * @node: only for isochronous endpoints. First TRB needs different type.
1209  * @use_bounce_buffer: set to use bounce buffer
1210  * @must_interrupt: set to interrupt on TRB completion
1211  */
dwc3_prepare_one_trb(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int trb_length,unsigned int chain,unsigned int node,bool use_bounce_buffer,bool must_interrupt)1212 static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
1213 		struct dwc3_request *req, unsigned int trb_length,
1214 		unsigned int chain, unsigned int node, bool use_bounce_buffer,
1215 		bool must_interrupt)
1216 {
1217 	struct dwc3_trb		*trb;
1218 	dma_addr_t		dma;
1219 	unsigned int		stream_id = req->request.stream_id;
1220 	unsigned int		short_not_ok = req->request.short_not_ok;
1221 	unsigned int		no_interrupt = req->request.no_interrupt;
1222 	unsigned int		is_last = req->request.is_last;
1223 	struct dwc3		*dwc = dep->dwc;
1224 	struct usb_gadget	*gadget = dwc->gadget;
1225 	enum usb_device_speed	speed = gadget->speed;
1226 
1227 	if (use_bounce_buffer)
1228 		dma = dep->dwc->bounce_addr;
1229 	else if (req->request.num_sgs > 0)
1230 		dma = sg_dma_address(req->start_sg);
1231 	else
1232 		dma = req->request.dma;
1233 
1234 	trb = &dep->trb_pool[dep->trb_enqueue];
1235 
1236 	if (!req->trb) {
1237 		dwc3_gadget_move_started_request(req);
1238 		req->trb = trb;
1239 		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
1240 	}
1241 
1242 	req->num_trbs++;
1243 
1244 	trb->size = DWC3_TRB_SIZE_LENGTH(trb_length);
1245 	trb->bpl = lower_32_bits(dma);
1246 	trb->bph = upper_32_bits(dma);
1247 
1248 	switch (usb_endpoint_type(dep->endpoint.desc)) {
1249 	case USB_ENDPOINT_XFER_CONTROL:
1250 		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
1251 		break;
1252 
1253 	case USB_ENDPOINT_XFER_ISOC:
1254 		if (!node) {
1255 			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
1256 
1257 			/*
1258 			 * USB Specification 2.0 Section 5.9.2 states that: "If
1259 			 * there is only a single transaction in the microframe,
1260 			 * only a DATA0 data packet PID is used.  If there are
1261 			 * two transactions per microframe, DATA1 is used for
1262 			 * the first transaction data packet and DATA0 is used
1263 			 * for the second transaction data packet.  If there are
1264 			 * three transactions per microframe, DATA2 is used for
1265 			 * the first transaction data packet, DATA1 is used for
1266 			 * the second, and DATA0 is used for the third."
1267 			 *
1268 			 * IOW, we should satisfy the following cases:
1269 			 *
1270 			 * 1) length <= maxpacket
1271 			 *	- DATA0
1272 			 *
1273 			 * 2) maxpacket < length <= (2 * maxpacket)
1274 			 *	- DATA1, DATA0
1275 			 *
1276 			 * 3) (2 * maxpacket) < length <= (3 * maxpacket)
1277 			 *	- DATA2, DATA1, DATA0
1278 			 */
1279 			if (speed == USB_SPEED_HIGH) {
1280 				struct usb_ep *ep = &dep->endpoint;
1281 				unsigned int mult = 2;
1282 				unsigned int maxp = usb_endpoint_maxp(ep->desc);
1283 
1284 				if (req->request.length <= (2 * maxp))
1285 					mult--;
1286 
1287 				if (req->request.length <= maxp)
1288 					mult--;
1289 
1290 				trb->size |= DWC3_TRB_SIZE_PCM1(mult);
1291 			}
1292 		} else {
1293 			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
1294 		}
1295 
1296 		if (!no_interrupt && !chain)
1297 			trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1298 		break;
1299 
1300 	case USB_ENDPOINT_XFER_BULK:
1301 	case USB_ENDPOINT_XFER_INT:
1302 		trb->ctrl = DWC3_TRBCTL_NORMAL;
1303 		break;
1304 	default:
1305 		/*
1306 		 * This is only possible with faulty memory because we
1307 		 * checked it already :)
1308 		 */
1309 		dev_WARN(dwc->dev, "Unknown endpoint type %d\n",
1310 				usb_endpoint_type(dep->endpoint.desc));
1311 	}
1312 
1313 	/*
1314 	 * Enable Continue on Short Packet
1315 	 * when endpoint is not a stream capable
1316 	 */
1317 	if (usb_endpoint_dir_out(dep->endpoint.desc)) {
1318 		if (!dep->stream_capable)
1319 			trb->ctrl |= DWC3_TRB_CTRL_CSP;
1320 
1321 		if (short_not_ok)
1322 			trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
1323 	}
1324 
1325 	/* All TRBs setup for MST must set CSP=1 when LST=0 */
1326 	if (dep->stream_capable && DWC3_MST_CAPABLE(&dwc->hwparams))
1327 		trb->ctrl |= DWC3_TRB_CTRL_CSP;
1328 
1329 	if ((!no_interrupt && !chain) || must_interrupt)
1330 		trb->ctrl |= DWC3_TRB_CTRL_IOC;
1331 
1332 	if (chain)
1333 		trb->ctrl |= DWC3_TRB_CTRL_CHN;
1334 	else if (dep->stream_capable && is_last &&
1335 		 !DWC3_MST_CAPABLE(&dwc->hwparams))
1336 		trb->ctrl |= DWC3_TRB_CTRL_LST;
1337 
1338 	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
1339 		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(stream_id);
1340 
1341 	/*
1342 	 * As per data book 4.2.3.2TRB Control Bit Rules section
1343 	 *
1344 	 * The controller autonomously checks the HWO field of a TRB to determine if the
1345 	 * entire TRB is valid. Therefore, software must ensure that the rest of the TRB
1346 	 * is valid before setting the HWO field to '1'. In most systems, this means that
1347 	 * software must update the fourth DWORD of a TRB last.
1348 	 *
1349 	 * However there is a possibility of CPU re-ordering here which can cause
1350 	 * controller to observe the HWO bit set prematurely.
1351 	 * Add a write memory barrier to prevent CPU re-ordering.
1352 	 */
1353 	wmb();
1354 	trb->ctrl |= DWC3_TRB_CTRL_HWO;
1355 
1356 	dwc3_ep_inc_enq(dep);
1357 
1358 	trace_dwc3_prepare_trb(dep, trb);
1359 }
1360 
dwc3_needs_extra_trb(struct dwc3_ep * dep,struct dwc3_request * req)1361 static bool dwc3_needs_extra_trb(struct dwc3_ep *dep, struct dwc3_request *req)
1362 {
1363 	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1364 	unsigned int rem = req->request.length % maxp;
1365 
1366 	if ((req->request.length && req->request.zero && !rem &&
1367 			!usb_endpoint_xfer_isoc(dep->endpoint.desc)) ||
1368 			(!req->direction && rem))
1369 		return true;
1370 
1371 	return false;
1372 }
1373 
1374 /**
1375  * dwc3_prepare_last_sg - prepare TRBs for the last SG entry
1376  * @dep: The endpoint that the request belongs to
1377  * @req: The request to prepare
1378  * @entry_length: The last SG entry size
1379  * @node: Indicates whether this is not the first entry (for isoc only)
1380  *
1381  * Return the number of TRBs prepared.
1382  */
dwc3_prepare_last_sg(struct dwc3_ep * dep,struct dwc3_request * req,unsigned int entry_length,unsigned int node)1383 static int dwc3_prepare_last_sg(struct dwc3_ep *dep,
1384 		struct dwc3_request *req, unsigned int entry_length,
1385 		unsigned int node)
1386 {
1387 	unsigned int maxp = usb_endpoint_maxp(dep->endpoint.desc);
1388 	unsigned int rem = req->request.length % maxp;
1389 	unsigned int num_trbs = 1;
1390 
1391 	if (dwc3_needs_extra_trb(dep, req))
1392 		num_trbs++;
1393 
1394 	if (dwc3_calc_trbs_left(dep) < num_trbs)
1395 		return 0;
1396 
1397 	req->needs_extra_trb = num_trbs > 1;
1398 
1399 	/* Prepare a normal TRB */
1400 	if (req->direction || req->request.length)
1401 		dwc3_prepare_one_trb(dep, req, entry_length,
1402 				req->needs_extra_trb, node, false, false);
1403 
1404 	/* Prepare extra TRBs for ZLP and MPS OUT transfer alignment */
1405 	if ((!req->direction && !req->request.length) || req->needs_extra_trb)
1406 		dwc3_prepare_one_trb(dep, req,
1407 				req->direction ? 0 : maxp - rem,
1408 				false, 1, true, false);
1409 
1410 	return num_trbs;
1411 }
1412 
dwc3_prepare_trbs_sg(struct dwc3_ep * dep,struct dwc3_request * req)1413 static int dwc3_prepare_trbs_sg(struct dwc3_ep *dep,
1414 		struct dwc3_request *req)
1415 {
1416 	struct scatterlist *sg = req->start_sg;
1417 	struct scatterlist *s;
1418 	int		i;
1419 	unsigned int length = req->request.length;
1420 	unsigned int remaining = req->request.num_mapped_sgs
1421 		- req->num_queued_sgs;
1422 	unsigned int num_trbs = req->num_trbs;
1423 	bool needs_extra_trb = dwc3_needs_extra_trb(dep, req);
1424 
1425 	/*
1426 	 * If we resume preparing the request, then get the remaining length of
1427 	 * the request and resume where we left off.
1428 	 */
1429 	for_each_sg(req->request.sg, s, req->num_queued_sgs, i)
1430 		length -= sg_dma_len(s);
1431 
1432 	for_each_sg(sg, s, remaining, i) {
1433 		unsigned int num_trbs_left = dwc3_calc_trbs_left(dep);
1434 		unsigned int trb_length;
1435 		bool must_interrupt = false;
1436 		bool last_sg = false;
1437 
1438 		trb_length = min_t(unsigned int, length, sg_dma_len(s));
1439 
1440 		length -= trb_length;
1441 
1442 		/*
1443 		 * IOMMU driver is coalescing the list of sgs which shares a
1444 		 * page boundary into one and giving it to USB driver. With
1445 		 * this the number of sgs mapped is not equal to the number of
1446 		 * sgs passed. So mark the chain bit to false if it isthe last
1447 		 * mapped sg.
1448 		 */
1449 		if ((i == remaining - 1) || !length)
1450 			last_sg = true;
1451 
1452 		if (!num_trbs_left)
1453 			break;
1454 
1455 		if (last_sg) {
1456 			if (!dwc3_prepare_last_sg(dep, req, trb_length, i))
1457 				break;
1458 		} else {
1459 			/*
1460 			 * Look ahead to check if we have enough TRBs for the
1461 			 * next SG entry. If not, set interrupt on this TRB to
1462 			 * resume preparing the next SG entry when more TRBs are
1463 			 * free.
1464 			 */
1465 			if (num_trbs_left == 1 || (needs_extra_trb &&
1466 					num_trbs_left <= 2 &&
1467 					sg_dma_len(sg_next(s)) >= length))
1468 				must_interrupt = true;
1469 
1470 			dwc3_prepare_one_trb(dep, req, trb_length, 1, i, false,
1471 					must_interrupt);
1472 		}
1473 
1474 		/*
1475 		 * There can be a situation where all sgs in sglist are not
1476 		 * queued because of insufficient trb number. To handle this
1477 		 * case, update start_sg to next sg to be queued, so that
1478 		 * we have free trbs we can continue queuing from where we
1479 		 * previously stopped
1480 		 */
1481 		if (!last_sg)
1482 			req->start_sg = sg_next(s);
1483 
1484 		req->num_queued_sgs++;
1485 		req->num_pending_sgs--;
1486 
1487 		/*
1488 		 * The number of pending SG entries may not correspond to the
1489 		 * number of mapped SG entries. If all the data are queued, then
1490 		 * don't include unused SG entries.
1491 		 */
1492 		if (length == 0) {
1493 			req->num_pending_sgs = 0;
1494 			break;
1495 		}
1496 
1497 		if (must_interrupt)
1498 			break;
1499 	}
1500 
1501 	return req->num_trbs - num_trbs;
1502 }
1503 
dwc3_prepare_trbs_linear(struct dwc3_ep * dep,struct dwc3_request * req)1504 static int dwc3_prepare_trbs_linear(struct dwc3_ep *dep,
1505 		struct dwc3_request *req)
1506 {
1507 	return dwc3_prepare_last_sg(dep, req, req->request.length, 0);
1508 }
1509 
1510 /*
1511  * dwc3_prepare_trbs - setup TRBs from requests
1512  * @dep: endpoint for which requests are being prepared
1513  *
1514  * The function goes through the requests list and sets up TRBs for the
1515  * transfers. The function returns once there are no more TRBs available or
1516  * it runs out of requests.
1517  *
1518  * Returns the number of TRBs prepared or negative errno.
1519  */
dwc3_prepare_trbs(struct dwc3_ep * dep)1520 static int dwc3_prepare_trbs(struct dwc3_ep *dep)
1521 {
1522 	struct dwc3_request	*req, *n;
1523 	int			ret = 0;
1524 
1525 	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
1526 
1527 	/*
1528 	 * We can get in a situation where there's a request in the started list
1529 	 * but there weren't enough TRBs to fully kick it in the first time
1530 	 * around, so it has been waiting for more TRBs to be freed up.
1531 	 *
1532 	 * In that case, we should check if we have a request with pending_sgs
1533 	 * in the started list and prepare TRBs for that request first,
1534 	 * otherwise we will prepare TRBs completely out of order and that will
1535 	 * break things.
1536 	 */
1537 	list_for_each_entry(req, &dep->started_list, list) {
1538 		if (req->num_pending_sgs > 0) {
1539 			ret = dwc3_prepare_trbs_sg(dep, req);
1540 			if (!ret || req->num_pending_sgs)
1541 				return ret;
1542 		}
1543 
1544 		if (!dwc3_calc_trbs_left(dep))
1545 			return ret;
1546 
1547 		/*
1548 		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1549 		 * burst capability may try to read and use TRBs beyond the
1550 		 * active transfer instead of stopping.
1551 		 */
1552 		if (dep->stream_capable && req->request.is_last &&
1553 		    !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1554 			return ret;
1555 	}
1556 
1557 	list_for_each_entry_safe(req, n, &dep->pending_list, list) {
1558 		struct dwc3	*dwc = dep->dwc;
1559 
1560 		ret = usb_gadget_map_request_by_dev(dwc->sysdev, &req->request,
1561 						    dep->direction);
1562 		if (ret)
1563 			return ret;
1564 
1565 		req->sg			= req->request.sg;
1566 		req->start_sg		= req->sg;
1567 		req->num_queued_sgs	= 0;
1568 		req->num_pending_sgs	= req->request.num_mapped_sgs;
1569 
1570 		if (req->num_pending_sgs > 0) {
1571 			ret = dwc3_prepare_trbs_sg(dep, req);
1572 			if (req->num_pending_sgs)
1573 				return ret;
1574 		} else {
1575 			ret = dwc3_prepare_trbs_linear(dep, req);
1576 		}
1577 
1578 		if (!ret || !dwc3_calc_trbs_left(dep))
1579 			return ret;
1580 
1581 		/*
1582 		 * Don't prepare beyond a transfer. In DWC_usb32, its transfer
1583 		 * burst capability may try to read and use TRBs beyond the
1584 		 * active transfer instead of stopping.
1585 		 */
1586 		if (dep->stream_capable && req->request.is_last &&
1587 		    !DWC3_MST_CAPABLE(&dwc->hwparams))
1588 			return ret;
1589 	}
1590 
1591 	return ret;
1592 }
1593 
1594 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep);
1595 
__dwc3_gadget_kick_transfer(struct dwc3_ep * dep)1596 static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep)
1597 {
1598 	struct dwc3_gadget_ep_cmd_params params;
1599 	struct dwc3_request		*req;
1600 	int				starting;
1601 	int				ret;
1602 	u32				cmd;
1603 
1604 	/*
1605 	 * Note that it's normal to have no new TRBs prepared (i.e. ret == 0).
1606 	 * This happens when we need to stop and restart a transfer such as in
1607 	 * the case of reinitiating a stream or retrying an isoc transfer.
1608 	 */
1609 	ret = dwc3_prepare_trbs(dep);
1610 	if (ret < 0)
1611 		return ret;
1612 
1613 	starting = !(dep->flags & DWC3_EP_TRANSFER_STARTED);
1614 
1615 	/*
1616 	 * If there's no new TRB prepared and we don't need to restart a
1617 	 * transfer, there's no need to update the transfer.
1618 	 */
1619 	if (!ret && !starting)
1620 		return ret;
1621 
1622 	req = next_request(&dep->started_list);
1623 	if (!req) {
1624 		dep->flags |= DWC3_EP_PENDING_REQUEST;
1625 		return 0;
1626 	}
1627 
1628 	memset(&params, 0, sizeof(params));
1629 
1630 	if (starting) {
1631 		params.param0 = upper_32_bits(req->trb_dma);
1632 		params.param1 = lower_32_bits(req->trb_dma);
1633 		cmd = DWC3_DEPCMD_STARTTRANSFER;
1634 
1635 		if (dep->stream_capable)
1636 			cmd |= DWC3_DEPCMD_PARAM(req->request.stream_id);
1637 
1638 		if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
1639 			cmd |= DWC3_DEPCMD_PARAM(dep->frame_number);
1640 	} else {
1641 		cmd = DWC3_DEPCMD_UPDATETRANSFER |
1642 			DWC3_DEPCMD_PARAM(dep->resource_index);
1643 	}
1644 
1645 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1646 	if (ret < 0) {
1647 		struct dwc3_request *tmp;
1648 
1649 		if (ret == -EAGAIN)
1650 			return ret;
1651 
1652 		dwc3_stop_active_transfer(dep, true, true);
1653 
1654 		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
1655 			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_DEQUEUED);
1656 
1657 		/* If ep isn't started, then there's no end transfer pending */
1658 		if (!(dep->flags & DWC3_EP_END_TRANSFER_PENDING))
1659 			dwc3_gadget_ep_cleanup_cancelled_requests(dep);
1660 
1661 		return ret;
1662 	}
1663 
1664 	if (dep->stream_capable && req->request.is_last &&
1665 	    !DWC3_MST_CAPABLE(&dep->dwc->hwparams))
1666 		dep->flags |= DWC3_EP_WAIT_TRANSFER_COMPLETE;
1667 
1668 	return 0;
1669 }
1670 
__dwc3_gadget_get_frame(struct dwc3 * dwc)1671 static int __dwc3_gadget_get_frame(struct dwc3 *dwc)
1672 {
1673 	u32			reg;
1674 
1675 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1676 	return DWC3_DSTS_SOFFN(reg);
1677 }
1678 
1679 /**
1680  * __dwc3_stop_active_transfer - stop the current active transfer
1681  * @dep: isoc endpoint
1682  * @force: set forcerm bit in the command
1683  * @interrupt: command complete interrupt after End Transfer command
1684  *
1685  * When setting force, the ForceRM bit will be set. In that case
1686  * the controller won't update the TRB progress on command
1687  * completion. It also won't clear the HWO bit in the TRB.
1688  * The command will also not complete immediately in that case.
1689  */
__dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)1690 static int __dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force, bool interrupt)
1691 {
1692 	struct dwc3_gadget_ep_cmd_params params;
1693 	u32 cmd;
1694 	int ret;
1695 
1696 	cmd = DWC3_DEPCMD_ENDTRANSFER;
1697 	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
1698 	cmd |= interrupt ? DWC3_DEPCMD_CMDIOC : 0;
1699 	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
1700 	memset(&params, 0, sizeof(params));
1701 	ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1702 	/*
1703 	 * If the End Transfer command was timed out while the device is
1704 	 * not in SETUP phase, it's possible that an incoming Setup packet
1705 	 * may prevent the command's completion. Let's retry when the
1706 	 * ep0state returns to EP0_SETUP_PHASE.
1707 	 */
1708 	if (ret == -ETIMEDOUT && dep->dwc->ep0state != EP0_SETUP_PHASE) {
1709 		dep->flags |= DWC3_EP_DELAY_STOP;
1710 		return 0;
1711 	}
1712 	WARN_ON_ONCE(ret);
1713 	dep->resource_index = 0;
1714 
1715 	if (!interrupt)
1716 		dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
1717 	else if (!ret)
1718 		dep->flags |= DWC3_EP_END_TRANSFER_PENDING;
1719 
1720 	dep->flags &= ~DWC3_EP_DELAY_STOP;
1721 	return ret;
1722 }
1723 
1724 /**
1725  * dwc3_gadget_start_isoc_quirk - workaround invalid frame number
1726  * @dep: isoc endpoint
1727  *
1728  * This function tests for the correct combination of BIT[15:14] from the 16-bit
1729  * microframe number reported by the XferNotReady event for the future frame
1730  * number to start the isoc transfer.
1731  *
1732  * In DWC_usb31 version 1.70a-ea06 and prior, for highspeed and fullspeed
1733  * isochronous IN, BIT[15:14] of the 16-bit microframe number reported by the
1734  * XferNotReady event are invalid. The driver uses this number to schedule the
1735  * isochronous transfer and passes it to the START TRANSFER command. Because
1736  * this number is invalid, the command may fail. If BIT[15:14] matches the
1737  * internal 16-bit microframe, the START TRANSFER command will pass and the
1738  * transfer will start at the scheduled time, if it is off by 1, the command
1739  * will still pass, but the transfer will start 2 seconds in the future. For all
1740  * other conditions, the START TRANSFER command will fail with bus-expiry.
1741  *
1742  * In order to workaround this issue, we can test for the correct combination of
1743  * BIT[15:14] by sending START TRANSFER commands with different values of
1744  * BIT[15:14]: 'b00, 'b01, 'b10, and 'b11. Each combination is 2^14 uframe apart
1745  * (or 2 seconds). 4 seconds into the future will result in a bus-expiry status.
1746  * As the result, within the 4 possible combinations for BIT[15:14], there will
1747  * be 2 successful and 2 failure START COMMAND status. One of the 2 successful
1748  * command status will result in a 2-second delay start. The smaller BIT[15:14]
1749  * value is the correct combination.
1750  *
1751  * Since there are only 4 outcomes and the results are ordered, we can simply
1752  * test 2 START TRANSFER commands with BIT[15:14] combinations 'b00 and 'b01 to
1753  * deduce the smaller successful combination.
1754  *
1755  * Let test0 = test status for combination 'b00 and test1 = test status for 'b01
1756  * of BIT[15:14]. The correct combination is as follow:
1757  *
1758  * if test0 fails and test1 passes, BIT[15:14] is 'b01
1759  * if test0 fails and test1 fails, BIT[15:14] is 'b10
1760  * if test0 passes and test1 fails, BIT[15:14] is 'b11
1761  * if test0 passes and test1 passes, BIT[15:14] is 'b00
1762  *
1763  * Synopsys STAR 9001202023: Wrong microframe number for isochronous IN
1764  * endpoints.
1765  */
dwc3_gadget_start_isoc_quirk(struct dwc3_ep * dep)1766 static int dwc3_gadget_start_isoc_quirk(struct dwc3_ep *dep)
1767 {
1768 	int cmd_status = 0;
1769 	bool test0;
1770 	bool test1;
1771 
1772 	while (dep->combo_num < 2) {
1773 		struct dwc3_gadget_ep_cmd_params params;
1774 		u32 test_frame_number;
1775 		u32 cmd;
1776 
1777 		/*
1778 		 * Check if we can start isoc transfer on the next interval or
1779 		 * 4 uframes in the future with BIT[15:14] as dep->combo_num
1780 		 */
1781 		test_frame_number = dep->frame_number & DWC3_FRNUMBER_MASK;
1782 		test_frame_number |= dep->combo_num << 14;
1783 		test_frame_number += max_t(u32, 4, dep->interval);
1784 
1785 		params.param0 = upper_32_bits(dep->dwc->bounce_addr);
1786 		params.param1 = lower_32_bits(dep->dwc->bounce_addr);
1787 
1788 		cmd = DWC3_DEPCMD_STARTTRANSFER;
1789 		cmd |= DWC3_DEPCMD_PARAM(test_frame_number);
1790 		cmd_status = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
1791 
1792 		/* Redo if some other failure beside bus-expiry is received */
1793 		if (cmd_status && cmd_status != -EAGAIN) {
1794 			dep->start_cmd_status = 0;
1795 			dep->combo_num = 0;
1796 			return 0;
1797 		}
1798 
1799 		/* Store the first test status */
1800 		if (dep->combo_num == 0)
1801 			dep->start_cmd_status = cmd_status;
1802 
1803 		dep->combo_num++;
1804 
1805 		/*
1806 		 * End the transfer if the START_TRANSFER command is successful
1807 		 * to wait for the next XferNotReady to test the command again
1808 		 */
1809 		if (cmd_status == 0) {
1810 			dwc3_stop_active_transfer(dep, true, true);
1811 			return 0;
1812 		}
1813 	}
1814 
1815 	/* test0 and test1 are both completed at this point */
1816 	test0 = (dep->start_cmd_status == 0);
1817 	test1 = (cmd_status == 0);
1818 
1819 	if (!test0 && test1)
1820 		dep->combo_num = 1;
1821 	else if (!test0 && !test1)
1822 		dep->combo_num = 2;
1823 	else if (test0 && !test1)
1824 		dep->combo_num = 3;
1825 	else if (test0 && test1)
1826 		dep->combo_num = 0;
1827 
1828 	dep->frame_number &= DWC3_FRNUMBER_MASK;
1829 	dep->frame_number |= dep->combo_num << 14;
1830 	dep->frame_number += max_t(u32, 4, dep->interval);
1831 
1832 	/* Reinitialize test variables */
1833 	dep->start_cmd_status = 0;
1834 	dep->combo_num = 0;
1835 
1836 	return __dwc3_gadget_kick_transfer(dep);
1837 }
1838 
__dwc3_gadget_start_isoc(struct dwc3_ep * dep)1839 static int __dwc3_gadget_start_isoc(struct dwc3_ep *dep)
1840 {
1841 	const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
1842 	struct dwc3 *dwc = dep->dwc;
1843 	int ret;
1844 	int i;
1845 
1846 	if (list_empty(&dep->pending_list) &&
1847 	    list_empty(&dep->started_list)) {
1848 		dep->flags |= DWC3_EP_PENDING_REQUEST;
1849 		return -EAGAIN;
1850 	}
1851 
1852 	if (!dwc->dis_start_transfer_quirk &&
1853 	    (DWC3_VER_IS_PRIOR(DWC31, 170A) ||
1854 	     DWC3_VER_TYPE_IS_WITHIN(DWC31, 170A, EA01, EA06))) {
1855 		if (dwc->gadget->speed <= USB_SPEED_HIGH && dep->direction)
1856 			return dwc3_gadget_start_isoc_quirk(dep);
1857 	}
1858 
1859 	if (desc->bInterval <= 14 &&
1860 	    dwc->gadget->speed >= USB_SPEED_HIGH) {
1861 		u32 frame = __dwc3_gadget_get_frame(dwc);
1862 		bool rollover = frame <
1863 				(dep->frame_number & DWC3_FRNUMBER_MASK);
1864 
1865 		/*
1866 		 * frame_number is set from XferNotReady and may be already
1867 		 * out of date. DSTS only provides the lower 14 bit of the
1868 		 * current frame number. So add the upper two bits of
1869 		 * frame_number and handle a possible rollover.
1870 		 * This will provide the correct frame_number unless more than
1871 		 * rollover has happened since XferNotReady.
1872 		 */
1873 
1874 		dep->frame_number = (dep->frame_number & ~DWC3_FRNUMBER_MASK) |
1875 				     frame;
1876 		if (rollover)
1877 			dep->frame_number += BIT(14);
1878 	}
1879 
1880 	for (i = 0; i < DWC3_ISOC_MAX_RETRIES; i++) {
1881 		int future_interval = i + 1;
1882 
1883 		/* Give the controller at least 500us to schedule transfers */
1884 		if (desc->bInterval < 3)
1885 			future_interval += 3 - desc->bInterval;
1886 
1887 		dep->frame_number = DWC3_ALIGN_FRAME(dep, future_interval);
1888 
1889 		ret = __dwc3_gadget_kick_transfer(dep);
1890 		if (ret != -EAGAIN)
1891 			break;
1892 	}
1893 
1894 	/*
1895 	 * After a number of unsuccessful start attempts due to bus-expiry
1896 	 * status, issue END_TRANSFER command and retry on the next XferNotReady
1897 	 * event.
1898 	 */
1899 	if (ret == -EAGAIN)
1900 		ret = __dwc3_stop_active_transfer(dep, false, true);
1901 
1902 	return ret;
1903 }
1904 
__dwc3_gadget_ep_queue(struct dwc3_ep * dep,struct dwc3_request * req)1905 static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1906 {
1907 	struct dwc3		*dwc = dep->dwc;
1908 
1909 	if (!dep->endpoint.desc || !dwc->pullups_connected || !dwc->connected) {
1910 		dev_dbg(dwc->dev, "%s: can't queue to disabled endpoint\n",
1911 				dep->name);
1912 		return -ESHUTDOWN;
1913 	}
1914 
1915 	if (WARN(req->dep != dep, "request %pK belongs to '%s'\n",
1916 				&req->request, req->dep->name))
1917 		return -EINVAL;
1918 
1919 	if (WARN(req->status < DWC3_REQUEST_STATUS_COMPLETED,
1920 				"%s: request %pK already in flight\n",
1921 				dep->name, &req->request))
1922 		return -EINVAL;
1923 
1924 	pm_runtime_get(dwc->dev);
1925 
1926 	req->request.actual	= 0;
1927 	req->request.status	= -EINPROGRESS;
1928 
1929 	trace_dwc3_ep_queue(req);
1930 
1931 	list_add_tail(&req->list, &dep->pending_list);
1932 	req->status = DWC3_REQUEST_STATUS_QUEUED;
1933 
1934 	if (dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)
1935 		return 0;
1936 
1937 	/*
1938 	 * Start the transfer only after the END_TRANSFER is completed
1939 	 * and endpoint STALL is cleared.
1940 	 */
1941 	if ((dep->flags & DWC3_EP_END_TRANSFER_PENDING) ||
1942 	    (dep->flags & DWC3_EP_WEDGE) ||
1943 	    (dep->flags & DWC3_EP_DELAY_STOP) ||
1944 	    (dep->flags & DWC3_EP_STALL)) {
1945 		dep->flags |= DWC3_EP_DELAY_START;
1946 		return 0;
1947 	}
1948 
1949 	/*
1950 	 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1951 	 * wait for a XferNotReady event so we will know what's the current
1952 	 * (micro-)frame number.
1953 	 *
1954 	 * Without this trick, we are very, very likely gonna get Bus Expiry
1955 	 * errors which will force us issue EndTransfer command.
1956 	 */
1957 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1958 		if (!(dep->flags & DWC3_EP_TRANSFER_STARTED)) {
1959 			if ((dep->flags & DWC3_EP_PENDING_REQUEST))
1960 				return __dwc3_gadget_start_isoc(dep);
1961 
1962 			return 0;
1963 		}
1964 	}
1965 
1966 	__dwc3_gadget_kick_transfer(dep);
1967 
1968 	return 0;
1969 }
1970 
dwc3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)1971 static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1972 	gfp_t gfp_flags)
1973 {
1974 	struct dwc3_request		*req = to_dwc3_request(request);
1975 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1976 	struct dwc3			*dwc = dep->dwc;
1977 
1978 	unsigned long			flags;
1979 
1980 	int				ret;
1981 
1982 	spin_lock_irqsave(&dwc->lock, flags);
1983 	ret = __dwc3_gadget_ep_queue(dep, req);
1984 	spin_unlock_irqrestore(&dwc->lock, flags);
1985 
1986 	return ret;
1987 }
1988 
dwc3_gadget_ep_skip_trbs(struct dwc3_ep * dep,struct dwc3_request * req)1989 static void dwc3_gadget_ep_skip_trbs(struct dwc3_ep *dep, struct dwc3_request *req)
1990 {
1991 	int i;
1992 
1993 	/* If req->trb is not set, then the request has not started */
1994 	if (!req->trb)
1995 		return;
1996 
1997 	/*
1998 	 * If request was already started, this means we had to
1999 	 * stop the transfer. With that we also need to ignore
2000 	 * all TRBs used by the request, however TRBs can only
2001 	 * be modified after completion of END_TRANSFER
2002 	 * command. So what we do here is that we wait for
2003 	 * END_TRANSFER completion and only after that, we jump
2004 	 * over TRBs by clearing HWO and incrementing dequeue
2005 	 * pointer.
2006 	 */
2007 	for (i = 0; i < req->num_trbs; i++) {
2008 		struct dwc3_trb *trb;
2009 
2010 		trb = &dep->trb_pool[dep->trb_dequeue];
2011 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
2012 		dwc3_ep_inc_deq(dep);
2013 	}
2014 
2015 	req->num_trbs = 0;
2016 }
2017 
dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep * dep)2018 static void dwc3_gadget_ep_cleanup_cancelled_requests(struct dwc3_ep *dep)
2019 {
2020 	struct dwc3_request		*req;
2021 	struct dwc3			*dwc = dep->dwc;
2022 
2023 	while (!list_empty(&dep->cancelled_list)) {
2024 		req = next_request(&dep->cancelled_list);
2025 		dwc3_gadget_ep_skip_trbs(dep, req);
2026 		switch (req->status) {
2027 		case DWC3_REQUEST_STATUS_DISCONNECTED:
2028 			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
2029 			break;
2030 		case DWC3_REQUEST_STATUS_DEQUEUED:
2031 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
2032 			break;
2033 		case DWC3_REQUEST_STATUS_STALLED:
2034 			dwc3_gadget_giveback(dep, req, -EPIPE);
2035 			break;
2036 		default:
2037 			dev_err(dwc->dev, "request cancelled with wrong reason:%d\n", req->status);
2038 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
2039 			break;
2040 		}
2041 		/*
2042 		 * The endpoint is disabled, let the dwc3_remove_requests()
2043 		 * handle the cleanup.
2044 		 */
2045 		if (!dep->endpoint.desc)
2046 			break;
2047 	}
2048 }
2049 
dwc3_gadget_ep_dequeue(struct usb_ep * ep,struct usb_request * request)2050 static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
2051 		struct usb_request *request)
2052 {
2053 	struct dwc3_request		*req = to_dwc3_request(request);
2054 	struct dwc3_request		*r = NULL;
2055 
2056 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
2057 	struct dwc3			*dwc = dep->dwc;
2058 
2059 	unsigned long			flags;
2060 	int				ret = 0;
2061 
2062 	trace_dwc3_ep_dequeue(req);
2063 
2064 	spin_lock_irqsave(&dwc->lock, flags);
2065 
2066 	list_for_each_entry(r, &dep->cancelled_list, list) {
2067 		if (r == req)
2068 			goto out;
2069 	}
2070 
2071 	list_for_each_entry(r, &dep->pending_list, list) {
2072 		if (r == req) {
2073 			dwc3_gadget_giveback(dep, req, -ECONNRESET);
2074 			goto out;
2075 		}
2076 	}
2077 
2078 	list_for_each_entry(r, &dep->started_list, list) {
2079 		if (r == req) {
2080 			struct dwc3_request *t;
2081 
2082 			/* wait until it is processed */
2083 			dwc3_stop_active_transfer(dep, true, true);
2084 
2085 			/*
2086 			 * Remove any started request if the transfer is
2087 			 * cancelled.
2088 			 */
2089 			list_for_each_entry_safe(r, t, &dep->started_list, list)
2090 				dwc3_gadget_move_cancelled_request(r,
2091 						DWC3_REQUEST_STATUS_DEQUEUED);
2092 
2093 			dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
2094 
2095 			goto out;
2096 		}
2097 	}
2098 
2099 	dev_err(dwc->dev, "request %pK was not queued to %s\n",
2100 		request, ep->name);
2101 	ret = -EINVAL;
2102 out:
2103 	spin_unlock_irqrestore(&dwc->lock, flags);
2104 
2105 	return ret;
2106 }
2107 
__dwc3_gadget_ep_set_halt(struct dwc3_ep * dep,int value,int protocol)2108 int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
2109 {
2110 	struct dwc3_gadget_ep_cmd_params	params;
2111 	struct dwc3				*dwc = dep->dwc;
2112 	struct dwc3_request			*req;
2113 	struct dwc3_request			*tmp;
2114 	int					ret;
2115 
2116 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2117 		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
2118 		return -EINVAL;
2119 	}
2120 
2121 	memset(&params, 0x00, sizeof(params));
2122 
2123 	if (value) {
2124 		struct dwc3_trb *trb;
2125 
2126 		unsigned int transfer_in_flight;
2127 		unsigned int started;
2128 
2129 		if (dep->number > 1)
2130 			trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
2131 		else
2132 			trb = &dwc->ep0_trb[dep->trb_enqueue];
2133 
2134 		transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
2135 		started = !list_empty(&dep->started_list);
2136 
2137 		if (!protocol && ((dep->direction && transfer_in_flight) ||
2138 				(!dep->direction && started))) {
2139 			return -EAGAIN;
2140 		}
2141 
2142 		ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
2143 				&params);
2144 		if (ret)
2145 			dev_err(dwc->dev, "failed to set STALL on %s\n",
2146 					dep->name);
2147 		else
2148 			dep->flags |= DWC3_EP_STALL;
2149 	} else {
2150 		/*
2151 		 * Don't issue CLEAR_STALL command to control endpoints. The
2152 		 * controller automatically clears the STALL when it receives
2153 		 * the SETUP token.
2154 		 */
2155 		if (dep->number <= 1) {
2156 			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2157 			return 0;
2158 		}
2159 
2160 		dwc3_stop_active_transfer(dep, true, true);
2161 
2162 		list_for_each_entry_safe(req, tmp, &dep->started_list, list)
2163 			dwc3_gadget_move_cancelled_request(req, DWC3_REQUEST_STATUS_STALLED);
2164 
2165 		if (dep->flags & DWC3_EP_END_TRANSFER_PENDING ||
2166 		    (dep->flags & DWC3_EP_DELAY_STOP)) {
2167 			dep->flags |= DWC3_EP_PENDING_CLEAR_STALL;
2168 			if (protocol)
2169 				dwc->clear_stall_protocol = dep->number;
2170 
2171 			return 0;
2172 		}
2173 
2174 		dwc3_gadget_ep_cleanup_cancelled_requests(dep);
2175 
2176 		ret = dwc3_send_clear_stall_ep_cmd(dep);
2177 		if (ret) {
2178 			dev_err(dwc->dev, "failed to clear STALL on %s\n",
2179 					dep->name);
2180 			return ret;
2181 		}
2182 
2183 		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
2184 
2185 		if ((dep->flags & DWC3_EP_DELAY_START) &&
2186 		    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
2187 			__dwc3_gadget_kick_transfer(dep);
2188 
2189 		dep->flags &= ~DWC3_EP_DELAY_START;
2190 	}
2191 
2192 	return ret;
2193 }
2194 
dwc3_gadget_ep_set_halt(struct usb_ep * ep,int value)2195 static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
2196 {
2197 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
2198 	struct dwc3			*dwc = dep->dwc;
2199 
2200 	unsigned long			flags;
2201 
2202 	int				ret;
2203 
2204 	spin_lock_irqsave(&dwc->lock, flags);
2205 	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
2206 	spin_unlock_irqrestore(&dwc->lock, flags);
2207 
2208 	return ret;
2209 }
2210 
dwc3_gadget_ep_set_wedge(struct usb_ep * ep)2211 static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
2212 {
2213 	struct dwc3_ep			*dep = to_dwc3_ep(ep);
2214 	struct dwc3			*dwc = dep->dwc;
2215 	unsigned long			flags;
2216 	int				ret;
2217 
2218 	spin_lock_irqsave(&dwc->lock, flags);
2219 	dep->flags |= DWC3_EP_WEDGE;
2220 
2221 	if (dep->number == 0 || dep->number == 1)
2222 		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
2223 	else
2224 		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
2225 	spin_unlock_irqrestore(&dwc->lock, flags);
2226 
2227 	return ret;
2228 }
2229 
2230 /* -------------------------------------------------------------------------- */
2231 
2232 static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
2233 	.bLength	= USB_DT_ENDPOINT_SIZE,
2234 	.bDescriptorType = USB_DT_ENDPOINT,
2235 	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
2236 };
2237 
2238 static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
2239 	.enable		= dwc3_gadget_ep0_enable,
2240 	.disable	= dwc3_gadget_ep0_disable,
2241 	.alloc_request	= dwc3_gadget_ep_alloc_request,
2242 	.free_request	= dwc3_gadget_ep_free_request,
2243 	.queue		= dwc3_gadget_ep0_queue,
2244 	.dequeue	= dwc3_gadget_ep_dequeue,
2245 	.set_halt	= dwc3_gadget_ep0_set_halt,
2246 	.set_wedge	= dwc3_gadget_ep_set_wedge,
2247 };
2248 
2249 static const struct usb_ep_ops dwc3_gadget_ep_ops = {
2250 	.enable		= dwc3_gadget_ep_enable,
2251 	.disable	= dwc3_gadget_ep_disable,
2252 	.alloc_request	= dwc3_gadget_ep_alloc_request,
2253 	.free_request	= dwc3_gadget_ep_free_request,
2254 	.queue		= dwc3_gadget_ep_queue,
2255 	.dequeue	= dwc3_gadget_ep_dequeue,
2256 	.set_halt	= dwc3_gadget_ep_set_halt,
2257 	.set_wedge	= dwc3_gadget_ep_set_wedge,
2258 };
2259 
2260 /* -------------------------------------------------------------------------- */
2261 
dwc3_gadget_get_frame(struct usb_gadget * g)2262 static int dwc3_gadget_get_frame(struct usb_gadget *g)
2263 {
2264 	struct dwc3		*dwc = gadget_to_dwc(g);
2265 
2266 	return __dwc3_gadget_get_frame(dwc);
2267 }
2268 
__dwc3_gadget_wakeup(struct dwc3 * dwc)2269 static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
2270 {
2271 	int			retries;
2272 
2273 	int			ret;
2274 	u32			reg;
2275 
2276 	u8			link_state;
2277 
2278 	/*
2279 	 * According to the Databook Remote wakeup request should
2280 	 * be issued only when the device is in early suspend state.
2281 	 *
2282 	 * We can check that via USB Link State bits in DSTS register.
2283 	 */
2284 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2285 
2286 	link_state = DWC3_DSTS_USBLNKST(reg);
2287 
2288 	switch (link_state) {
2289 	case DWC3_LINK_STATE_RESET:
2290 	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
2291 	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
2292 	case DWC3_LINK_STATE_U2:	/* in HS, means Sleep (L1) */
2293 	case DWC3_LINK_STATE_U1:
2294 	case DWC3_LINK_STATE_RESUME:
2295 		break;
2296 	default:
2297 		return -EINVAL;
2298 	}
2299 
2300 	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
2301 	if (ret < 0) {
2302 		dev_err(dwc->dev, "failed to put link in Recovery\n");
2303 		return ret;
2304 	}
2305 
2306 	/* Recent versions do this automatically */
2307 	if (DWC3_VER_IS_PRIOR(DWC3, 194A)) {
2308 		/* write zeroes to Link Change Request */
2309 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2310 		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
2311 		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2312 	}
2313 
2314 	/* poll until Link State changes to ON */
2315 	retries = 20000;
2316 
2317 	while (retries--) {
2318 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2319 
2320 		/* in HS, means ON */
2321 		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
2322 			break;
2323 	}
2324 
2325 	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
2326 		dev_err(dwc->dev, "failed to send remote wakeup\n");
2327 		return -EINVAL;
2328 	}
2329 
2330 	return 0;
2331 }
2332 
dwc3_gadget_wakeup(struct usb_gadget * g)2333 static int dwc3_gadget_wakeup(struct usb_gadget *g)
2334 {
2335 	struct dwc3		*dwc = gadget_to_dwc(g);
2336 	unsigned long		flags;
2337 	int			ret;
2338 
2339 	spin_lock_irqsave(&dwc->lock, flags);
2340 	ret = __dwc3_gadget_wakeup(dwc);
2341 	spin_unlock_irqrestore(&dwc->lock, flags);
2342 
2343 	return ret;
2344 }
2345 
dwc3_gadget_set_selfpowered(struct usb_gadget * g,int is_selfpowered)2346 static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
2347 		int is_selfpowered)
2348 {
2349 	struct dwc3		*dwc = gadget_to_dwc(g);
2350 	unsigned long		flags;
2351 
2352 	spin_lock_irqsave(&dwc->lock, flags);
2353 	g->is_selfpowered = !!is_selfpowered;
2354 	spin_unlock_irqrestore(&dwc->lock, flags);
2355 
2356 	return 0;
2357 }
2358 
dwc3_stop_active_transfers(struct dwc3 * dwc)2359 static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2360 {
2361 	u32 epnum;
2362 
2363 	for (epnum = 2; epnum < dwc->num_eps; epnum++) {
2364 		struct dwc3_ep *dep;
2365 
2366 		dep = dwc->eps[epnum];
2367 		if (!dep)
2368 			continue;
2369 
2370 		dwc3_remove_requests(dwc, dep, -ESHUTDOWN);
2371 	}
2372 }
2373 
__dwc3_gadget_set_ssp_rate(struct dwc3 * dwc)2374 static void __dwc3_gadget_set_ssp_rate(struct dwc3 *dwc)
2375 {
2376 	enum usb_ssp_rate	ssp_rate = dwc->gadget_ssp_rate;
2377 	u32			reg;
2378 
2379 	if (ssp_rate == USB_SSP_GEN_UNKNOWN)
2380 		ssp_rate = dwc->max_ssp_rate;
2381 
2382 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2383 	reg &= ~DWC3_DCFG_SPEED_MASK;
2384 	reg &= ~DWC3_DCFG_NUMLANES(~0);
2385 
2386 	if (ssp_rate == USB_SSP_GEN_1x2)
2387 		reg |= DWC3_DCFG_SUPERSPEED;
2388 	else if (dwc->max_ssp_rate != USB_SSP_GEN_1x2)
2389 		reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2390 
2391 	if (ssp_rate != USB_SSP_GEN_2x1 &&
2392 	    dwc->max_ssp_rate != USB_SSP_GEN_2x1)
2393 		reg |= DWC3_DCFG_NUMLANES(1);
2394 
2395 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2396 }
2397 
__dwc3_gadget_set_speed(struct dwc3 * dwc)2398 static void __dwc3_gadget_set_speed(struct dwc3 *dwc)
2399 {
2400 	enum usb_device_speed	speed;
2401 	u32			reg;
2402 
2403 	speed = dwc->gadget_max_speed;
2404 	if (speed == USB_SPEED_UNKNOWN || speed > dwc->maximum_speed)
2405 		speed = dwc->maximum_speed;
2406 
2407 	if (speed == USB_SPEED_SUPER_PLUS &&
2408 	    DWC3_IP_IS(DWC32)) {
2409 		__dwc3_gadget_set_ssp_rate(dwc);
2410 		return;
2411 	}
2412 
2413 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2414 	reg &= ~(DWC3_DCFG_SPEED_MASK);
2415 
2416 	/*
2417 	 * WORKAROUND: DWC3 revision < 2.20a have an issue
2418 	 * which would cause metastability state on Run/Stop
2419 	 * bit if we try to force the IP to USB2-only mode.
2420 	 *
2421 	 * Because of that, we cannot configure the IP to any
2422 	 * speed other than the SuperSpeed
2423 	 *
2424 	 * Refers to:
2425 	 *
2426 	 * STAR#9000525659: Clock Domain Crossing on DCTL in
2427 	 * USB 2.0 Mode
2428 	 */
2429 	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
2430 	    !dwc->dis_metastability_quirk) {
2431 		reg |= DWC3_DCFG_SUPERSPEED;
2432 	} else {
2433 		switch (speed) {
2434 		case USB_SPEED_FULL:
2435 			reg |= DWC3_DCFG_FULLSPEED;
2436 			break;
2437 		case USB_SPEED_HIGH:
2438 			reg |= DWC3_DCFG_HIGHSPEED;
2439 			break;
2440 		case USB_SPEED_SUPER:
2441 			reg |= DWC3_DCFG_SUPERSPEED;
2442 			break;
2443 		case USB_SPEED_SUPER_PLUS:
2444 			if (DWC3_IP_IS(DWC3))
2445 				reg |= DWC3_DCFG_SUPERSPEED;
2446 			else
2447 				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2448 			break;
2449 		default:
2450 			dev_err(dwc->dev, "invalid speed (%d)\n", speed);
2451 
2452 			if (DWC3_IP_IS(DWC3))
2453 				reg |= DWC3_DCFG_SUPERSPEED;
2454 			else
2455 				reg |= DWC3_DCFG_SUPERSPEED_PLUS;
2456 		}
2457 	}
2458 
2459 	if (DWC3_IP_IS(DWC32) &&
2460 	    speed > USB_SPEED_UNKNOWN &&
2461 	    speed < USB_SPEED_SUPER_PLUS)
2462 		reg &= ~DWC3_DCFG_NUMLANES(~0);
2463 
2464 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2465 }
2466 
dwc3_gadget_run_stop(struct dwc3 * dwc,int is_on,int suspend)2467 static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
2468 {
2469 	u32			reg;
2470 	u32			timeout = 2000;
2471 
2472 	if (pm_runtime_suspended(dwc->dev))
2473 		return 0;
2474 
2475 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2476 	if (is_on) {
2477 		if (DWC3_VER_IS_WITHIN(DWC3, ANY, 187A)) {
2478 			reg &= ~DWC3_DCTL_TRGTULST_MASK;
2479 			reg |= DWC3_DCTL_TRGTULST_RX_DET;
2480 		}
2481 
2482 		if (!DWC3_VER_IS_PRIOR(DWC3, 194A))
2483 			reg &= ~DWC3_DCTL_KEEP_CONNECT;
2484 		reg |= DWC3_DCTL_RUN_STOP;
2485 
2486 		if (dwc->has_hibernation)
2487 			reg |= DWC3_DCTL_KEEP_CONNECT;
2488 
2489 		__dwc3_gadget_set_speed(dwc);
2490 		dwc->pullups_connected = true;
2491 	} else {
2492 		reg &= ~DWC3_DCTL_RUN_STOP;
2493 
2494 		if (dwc->has_hibernation && !suspend)
2495 			reg &= ~DWC3_DCTL_KEEP_CONNECT;
2496 
2497 		dwc->pullups_connected = false;
2498 	}
2499 
2500 	dwc3_gadget_dctl_write_safe(dwc, reg);
2501 
2502 	do {
2503 		usleep_range(1000, 2000);
2504 		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2505 		reg &= DWC3_DSTS_DEVCTRLHLT;
2506 	} while (--timeout && !(!is_on ^ !reg));
2507 
2508 	if (!timeout)
2509 		return -ETIMEDOUT;
2510 
2511 	return 0;
2512 }
2513 
2514 static void dwc3_gadget_disable_irq(struct dwc3 *dwc);
2515 static void __dwc3_gadget_stop(struct dwc3 *dwc);
2516 static int __dwc3_gadget_start(struct dwc3 *dwc);
2517 
dwc3_gadget_soft_disconnect(struct dwc3 * dwc)2518 static int dwc3_gadget_soft_disconnect(struct dwc3 *dwc)
2519 {
2520 	unsigned long flags;
2521 
2522 	spin_lock_irqsave(&dwc->lock, flags);
2523 	dwc->connected = false;
2524 
2525 	/*
2526 	 * Per databook, when we want to stop the gadget, if a control transfer
2527 	 * is still in process, complete it and get the core into setup phase.
2528 	 */
2529 	if (dwc->ep0state != EP0_SETUP_PHASE) {
2530 		int ret;
2531 
2532 		if (dwc->delayed_status)
2533 			dwc3_ep0_send_delayed_status(dwc);
2534 
2535 		reinit_completion(&dwc->ep0_in_setup);
2536 
2537 		spin_unlock_irqrestore(&dwc->lock, flags);
2538 		ret = wait_for_completion_timeout(&dwc->ep0_in_setup,
2539 				msecs_to_jiffies(DWC3_PULL_UP_TIMEOUT));
2540 		spin_lock_irqsave(&dwc->lock, flags);
2541 		if (ret == 0)
2542 			dev_warn(dwc->dev, "timed out waiting for SETUP phase\n");
2543 	}
2544 
2545 	/*
2546 	 * In the Synopsys DesignWare Cores USB3 Databook Rev. 3.30a
2547 	 * Section 4.1.8 Table 4-7, it states that for a device-initiated
2548 	 * disconnect, the SW needs to ensure that it sends "a DEPENDXFER
2549 	 * command for any active transfers" before clearing the RunStop
2550 	 * bit.
2551 	 */
2552 	dwc3_stop_active_transfers(dwc);
2553 	__dwc3_gadget_stop(dwc);
2554 	spin_unlock_irqrestore(&dwc->lock, flags);
2555 
2556 	/*
2557 	 * Note: if the GEVNTCOUNT indicates events in the event buffer, the
2558 	 * driver needs to acknowledge them before the controller can halt.
2559 	 * Simply let the interrupt handler acknowledges and handle the
2560 	 * remaining event generated by the controller while polling for
2561 	 * DSTS.DEVCTLHLT.
2562 	 */
2563 	return dwc3_gadget_run_stop(dwc, false, false);
2564 }
2565 
dwc3_gadget_pullup(struct usb_gadget * g,int is_on)2566 static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
2567 {
2568 	struct dwc3		*dwc = gadget_to_dwc(g);
2569 	int			ret;
2570 
2571 	is_on = !!is_on;
2572 
2573 	dwc->softconnect = is_on;
2574 
2575 	/*
2576 	 * Avoid issuing a runtime resume if the device is already in the
2577 	 * suspended state during gadget disconnect.  DWC3 gadget was already
2578 	 * halted/stopped during runtime suspend.
2579 	 */
2580 	if (!is_on) {
2581 		pm_runtime_barrier(dwc->dev);
2582 		if (pm_runtime_suspended(dwc->dev))
2583 			return 0;
2584 	}
2585 
2586 	/*
2587 	 * Check the return value for successful resume, or error.  For a
2588 	 * successful resume, the DWC3 runtime PM resume routine will handle
2589 	 * the run stop sequence, so avoid duplicate operations here.
2590 	 */
2591 	ret = pm_runtime_get_sync(dwc->dev);
2592 	if (!ret || ret < 0) {
2593 		pm_runtime_put(dwc->dev);
2594 		return 0;
2595 	}
2596 
2597 	if (dwc->pullups_connected == is_on) {
2598 		pm_runtime_put(dwc->dev);
2599 		return 0;
2600 	}
2601 
2602 	synchronize_irq(dwc->irq_gadget);
2603 
2604 	if (!is_on) {
2605 		ret = dwc3_gadget_soft_disconnect(dwc);
2606 	} else {
2607 		/*
2608 		 * In the Synopsys DWC_usb31 1.90a programming guide section
2609 		 * 4.1.9, it specifies that for a reconnect after a
2610 		 * device-initiated disconnect requires a core soft reset
2611 		 * (DCTL.CSftRst) before enabling the run/stop bit.
2612 		 */
2613 		dwc3_core_soft_reset(dwc);
2614 
2615 		dwc3_event_buffers_setup(dwc);
2616 		__dwc3_gadget_start(dwc);
2617 		ret = dwc3_gadget_run_stop(dwc, true, false);
2618 	}
2619 
2620 	pm_runtime_put(dwc->dev);
2621 
2622 	return ret;
2623 }
2624 
dwc3_gadget_enable_irq(struct dwc3 * dwc)2625 static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
2626 {
2627 	u32			reg;
2628 
2629 	/* Enable all but Start and End of Frame IRQs */
2630 	reg = (DWC3_DEVTEN_EVNTOVERFLOWEN |
2631 			DWC3_DEVTEN_CMDCMPLTEN |
2632 			DWC3_DEVTEN_ERRTICERREN |
2633 			DWC3_DEVTEN_WKUPEVTEN |
2634 			DWC3_DEVTEN_CONNECTDONEEN |
2635 			DWC3_DEVTEN_USBRSTEN |
2636 			DWC3_DEVTEN_DISCONNEVTEN);
2637 
2638 	if (DWC3_VER_IS_PRIOR(DWC3, 250A))
2639 		reg |= DWC3_DEVTEN_ULSTCNGEN;
2640 
2641 	/* On 2.30a and above this bit enables U3/L2-L1 Suspend Events */
2642 	if (!DWC3_VER_IS_PRIOR(DWC3, 230A))
2643 		reg |= DWC3_DEVTEN_U3L2L1SUSPEN;
2644 
2645 	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
2646 }
2647 
dwc3_gadget_disable_irq(struct dwc3 * dwc)2648 static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
2649 {
2650 	/* mask all interrupts */
2651 	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
2652 }
2653 
2654 static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
2655 static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
2656 
2657 /**
2658  * dwc3_gadget_setup_nump - calculate and initialize NUMP field of %DWC3_DCFG
2659  * @dwc: pointer to our context structure
2660  *
2661  * The following looks like complex but it's actually very simple. In order to
2662  * calculate the number of packets we can burst at once on OUT transfers, we're
2663  * gonna use RxFIFO size.
2664  *
2665  * To calculate RxFIFO size we need two numbers:
2666  * MDWIDTH = size, in bits, of the internal memory bus
2667  * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
2668  *
2669  * Given these two numbers, the formula is simple:
2670  *
2671  * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
2672  *
2673  * 24 bytes is for 3x SETUP packets
2674  * 16 bytes is a clock domain crossing tolerance
2675  *
2676  * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
2677  */
dwc3_gadget_setup_nump(struct dwc3 * dwc)2678 static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
2679 {
2680 	u32 ram2_depth;
2681 	u32 mdwidth;
2682 	u32 nump;
2683 	u32 reg;
2684 
2685 	ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
2686 	mdwidth = dwc3_mdwidth(dwc);
2687 
2688 	nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
2689 	nump = min_t(u32, nump, 16);
2690 
2691 	/* update NumP */
2692 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2693 	reg &= ~DWC3_DCFG_NUMP_MASK;
2694 	reg |= nump << DWC3_DCFG_NUMP_SHIFT;
2695 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2696 }
2697 
__dwc3_gadget_start(struct dwc3 * dwc)2698 static int __dwc3_gadget_start(struct dwc3 *dwc)
2699 {
2700 	struct dwc3_ep		*dep;
2701 	int			ret = 0;
2702 	u32			reg;
2703 
2704 	/*
2705 	 * Use IMOD if enabled via dwc->imod_interval. Otherwise, if
2706 	 * the core supports IMOD, disable it.
2707 	 */
2708 	if (dwc->imod_interval) {
2709 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
2710 		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
2711 	} else if (dwc3_has_imod(dwc)) {
2712 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), 0);
2713 	}
2714 
2715 	/*
2716 	 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
2717 	 * field instead of letting dwc3 itself calculate that automatically.
2718 	 *
2719 	 * This way, we maximize the chances that we'll be able to get several
2720 	 * bursts of data without going through any sort of endpoint throttling.
2721 	 */
2722 	reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
2723 	if (DWC3_IP_IS(DWC3))
2724 		reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
2725 	else
2726 		reg &= ~DWC31_GRXTHRCFG_PKTCNTSEL;
2727 
2728 	dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
2729 
2730 	dwc3_gadget_setup_nump(dwc);
2731 
2732 	/*
2733 	 * Currently the controller handles single stream only. So, Ignore
2734 	 * Packet Pending bit for stream selection and don't search for another
2735 	 * stream if the host sends Data Packet with PP=0 (for OUT direction) or
2736 	 * ACK with NumP=0 and PP=0 (for IN direction). This slightly improves
2737 	 * the stream performance.
2738 	 */
2739 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2740 	reg |= DWC3_DCFG_IGNSTRMPP;
2741 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2742 
2743 	/* Enable MST by default if the device is capable of MST */
2744 	if (DWC3_MST_CAPABLE(&dwc->hwparams)) {
2745 		reg = dwc3_readl(dwc->regs, DWC3_DCFG1);
2746 		reg &= ~DWC3_DCFG1_DIS_MST_ENH;
2747 		dwc3_writel(dwc->regs, DWC3_DCFG1, reg);
2748 	}
2749 
2750 	/* Start with SuperSpeed Default */
2751 	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2752 
2753 	dep = dwc->eps[0];
2754 	dep->flags = 0;
2755 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2756 	if (ret) {
2757 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2758 		goto err0;
2759 	}
2760 
2761 	dep = dwc->eps[1];
2762 	dep->flags = 0;
2763 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_INIT);
2764 	if (ret) {
2765 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2766 		goto err1;
2767 	}
2768 
2769 	/* begin to receive SETUP packets */
2770 	dwc->ep0state = EP0_SETUP_PHASE;
2771 	dwc->ep0_bounced = false;
2772 	dwc->link_state = DWC3_LINK_STATE_SS_DIS;
2773 	dwc->delayed_status = false;
2774 	dwc3_ep0_out_start(dwc);
2775 
2776 	dwc3_gadget_enable_irq(dwc);
2777 
2778 	return 0;
2779 
2780 err1:
2781 	__dwc3_gadget_ep_disable(dwc->eps[0]);
2782 
2783 err0:
2784 	return ret;
2785 }
2786 
dwc3_gadget_start(struct usb_gadget * g,struct usb_gadget_driver * driver)2787 static int dwc3_gadget_start(struct usb_gadget *g,
2788 		struct usb_gadget_driver *driver)
2789 {
2790 	struct dwc3		*dwc = gadget_to_dwc(g);
2791 	unsigned long		flags;
2792 	int			ret;
2793 	int			irq;
2794 
2795 	irq = dwc->irq_gadget;
2796 	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
2797 			IRQF_SHARED, "dwc3", dwc->ev_buf);
2798 	if (ret) {
2799 		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
2800 				irq, ret);
2801 		return ret;
2802 	}
2803 
2804 	spin_lock_irqsave(&dwc->lock, flags);
2805 	dwc->gadget_driver	= driver;
2806 	spin_unlock_irqrestore(&dwc->lock, flags);
2807 
2808 	return 0;
2809 }
2810 
__dwc3_gadget_stop(struct dwc3 * dwc)2811 static void __dwc3_gadget_stop(struct dwc3 *dwc)
2812 {
2813 	dwc3_gadget_disable_irq(dwc);
2814 	__dwc3_gadget_ep_disable(dwc->eps[0]);
2815 	__dwc3_gadget_ep_disable(dwc->eps[1]);
2816 }
2817 
dwc3_gadget_stop(struct usb_gadget * g)2818 static int dwc3_gadget_stop(struct usb_gadget *g)
2819 {
2820 	struct dwc3		*dwc = gadget_to_dwc(g);
2821 	unsigned long		flags;
2822 
2823 	spin_lock_irqsave(&dwc->lock, flags);
2824 	dwc->gadget_driver	= NULL;
2825 	dwc->max_cfg_eps = 0;
2826 	spin_unlock_irqrestore(&dwc->lock, flags);
2827 
2828 	free_irq(dwc->irq_gadget, dwc->ev_buf);
2829 
2830 	return 0;
2831 }
2832 
dwc3_gadget_config_params(struct usb_gadget * g,struct usb_dcd_config_params * params)2833 static void dwc3_gadget_config_params(struct usb_gadget *g,
2834 				      struct usb_dcd_config_params *params)
2835 {
2836 	struct dwc3		*dwc = gadget_to_dwc(g);
2837 
2838 	params->besl_baseline = USB_DEFAULT_BESL_UNSPECIFIED;
2839 	params->besl_deep = USB_DEFAULT_BESL_UNSPECIFIED;
2840 
2841 	/* Recommended BESL */
2842 	if (!dwc->dis_enblslpm_quirk) {
2843 		/*
2844 		 * If the recommended BESL baseline is 0 or if the BESL deep is
2845 		 * less than 2, Microsoft's Windows 10 host usb stack will issue
2846 		 * a usb reset immediately after it receives the extended BOS
2847 		 * descriptor and the enumeration will fail. To maintain
2848 		 * compatibility with the Windows' usb stack, let's set the
2849 		 * recommended BESL baseline to 1 and clamp the BESL deep to be
2850 		 * within 2 to 15.
2851 		 */
2852 		params->besl_baseline = 1;
2853 		if (dwc->is_utmi_l1_suspend)
2854 			params->besl_deep =
2855 				clamp_t(u8, dwc->hird_threshold, 2, 15);
2856 	}
2857 
2858 	/* U1 Device exit Latency */
2859 	if (dwc->dis_u1_entry_quirk)
2860 		params->bU1devExitLat = 0;
2861 	else
2862 		params->bU1devExitLat = DWC3_DEFAULT_U1_DEV_EXIT_LAT;
2863 
2864 	/* U2 Device exit Latency */
2865 	if (dwc->dis_u2_entry_quirk)
2866 		params->bU2DevExitLat = 0;
2867 	else
2868 		params->bU2DevExitLat =
2869 				cpu_to_le16(DWC3_DEFAULT_U2_DEV_EXIT_LAT);
2870 }
2871 
dwc3_gadget_set_speed(struct usb_gadget * g,enum usb_device_speed speed)2872 static void dwc3_gadget_set_speed(struct usb_gadget *g,
2873 				  enum usb_device_speed speed)
2874 {
2875 	struct dwc3		*dwc = gadget_to_dwc(g);
2876 	unsigned long		flags;
2877 
2878 	spin_lock_irqsave(&dwc->lock, flags);
2879 	dwc->gadget_max_speed = speed;
2880 	spin_unlock_irqrestore(&dwc->lock, flags);
2881 }
2882 
dwc3_gadget_set_ssp_rate(struct usb_gadget * g,enum usb_ssp_rate rate)2883 static void dwc3_gadget_set_ssp_rate(struct usb_gadget *g,
2884 				     enum usb_ssp_rate rate)
2885 {
2886 	struct dwc3		*dwc = gadget_to_dwc(g);
2887 	unsigned long		flags;
2888 
2889 	spin_lock_irqsave(&dwc->lock, flags);
2890 	dwc->gadget_max_speed = USB_SPEED_SUPER_PLUS;
2891 	dwc->gadget_ssp_rate = rate;
2892 	spin_unlock_irqrestore(&dwc->lock, flags);
2893 }
2894 
dwc3_gadget_vbus_draw(struct usb_gadget * g,unsigned int mA)2895 static int dwc3_gadget_vbus_draw(struct usb_gadget *g, unsigned int mA)
2896 {
2897 	struct dwc3		*dwc = gadget_to_dwc(g);
2898 	union power_supply_propval	val = {0};
2899 	int				ret;
2900 
2901 	if (dwc->usb2_phy)
2902 		return usb_phy_set_power(dwc->usb2_phy, mA);
2903 
2904 	if (!dwc->usb_psy)
2905 		return -EOPNOTSUPP;
2906 
2907 	val.intval = 1000 * mA;
2908 	ret = power_supply_set_property(dwc->usb_psy, POWER_SUPPLY_PROP_INPUT_CURRENT_LIMIT, &val);
2909 
2910 	return ret;
2911 }
2912 
2913 /**
2914  * dwc3_gadget_check_config - ensure dwc3 can support the USB configuration
2915  * @g: pointer to the USB gadget
2916  *
2917  * Used to record the maximum number of endpoints being used in a USB composite
2918  * device. (across all configurations)  This is to be used in the calculation
2919  * of the TXFIFO sizes when resizing internal memory for individual endpoints.
2920  * It will help ensured that the resizing logic reserves enough space for at
2921  * least one max packet.
2922  */
dwc3_gadget_check_config(struct usb_gadget * g)2923 static int dwc3_gadget_check_config(struct usb_gadget *g)
2924 {
2925 	struct dwc3 *dwc = gadget_to_dwc(g);
2926 	struct usb_ep *ep;
2927 	int fifo_size = 0;
2928 	int ram1_depth;
2929 	int ep_num = 0;
2930 
2931 	if (!dwc->do_fifo_resize)
2932 		return 0;
2933 
2934 	list_for_each_entry(ep, &g->ep_list, ep_list) {
2935 		/* Only interested in the IN endpoints */
2936 		if (ep->claimed && (ep->address & USB_DIR_IN))
2937 			ep_num++;
2938 	}
2939 
2940 	if (ep_num <= dwc->max_cfg_eps)
2941 		return 0;
2942 
2943 	/* Update the max number of eps in the composition */
2944 	dwc->max_cfg_eps = ep_num;
2945 
2946 	fifo_size = dwc3_gadget_calc_tx_fifo_size(dwc, dwc->max_cfg_eps);
2947 	/* Based on the equation, increment by one for every ep */
2948 	fifo_size += dwc->max_cfg_eps;
2949 
2950 	/* Check if we can fit a single fifo per endpoint */
2951 	ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
2952 	if (fifo_size > ram1_depth)
2953 		return -ENOMEM;
2954 
2955 	return 0;
2956 }
2957 
dwc3_gadget_async_callbacks(struct usb_gadget * g,bool enable)2958 static void dwc3_gadget_async_callbacks(struct usb_gadget *g, bool enable)
2959 {
2960 	struct dwc3		*dwc = gadget_to_dwc(g);
2961 	unsigned long		flags;
2962 
2963 	spin_lock_irqsave(&dwc->lock, flags);
2964 	dwc->async_callbacks = enable;
2965 	spin_unlock_irqrestore(&dwc->lock, flags);
2966 }
2967 
2968 static const struct usb_gadget_ops dwc3_gadget_ops = {
2969 	.get_frame		= dwc3_gadget_get_frame,
2970 	.wakeup			= dwc3_gadget_wakeup,
2971 	.set_selfpowered	= dwc3_gadget_set_selfpowered,
2972 	.pullup			= dwc3_gadget_pullup,
2973 	.udc_start		= dwc3_gadget_start,
2974 	.udc_stop		= dwc3_gadget_stop,
2975 	.udc_set_speed		= dwc3_gadget_set_speed,
2976 	.udc_set_ssp_rate	= dwc3_gadget_set_ssp_rate,
2977 	.get_config_params	= dwc3_gadget_config_params,
2978 	.vbus_draw		= dwc3_gadget_vbus_draw,
2979 	.check_config		= dwc3_gadget_check_config,
2980 	.udc_async_callbacks	= dwc3_gadget_async_callbacks,
2981 };
2982 
2983 /* -------------------------------------------------------------------------- */
2984 
dwc3_gadget_init_control_endpoint(struct dwc3_ep * dep)2985 static int dwc3_gadget_init_control_endpoint(struct dwc3_ep *dep)
2986 {
2987 	struct dwc3 *dwc = dep->dwc;
2988 
2989 	usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
2990 	dep->endpoint.maxburst = 1;
2991 	dep->endpoint.ops = &dwc3_gadget_ep0_ops;
2992 	if (!dep->direction)
2993 		dwc->gadget->ep0 = &dep->endpoint;
2994 
2995 	dep->endpoint.caps.type_control = true;
2996 
2997 	return 0;
2998 }
2999 
dwc3_gadget_init_in_endpoint(struct dwc3_ep * dep)3000 static int dwc3_gadget_init_in_endpoint(struct dwc3_ep *dep)
3001 {
3002 	struct dwc3 *dwc = dep->dwc;
3003 	u32 mdwidth;
3004 	int size;
3005 	int maxpacket;
3006 
3007 	mdwidth = dwc3_mdwidth(dwc);
3008 
3009 	/* MDWIDTH is represented in bits, we need it in bytes */
3010 	mdwidth /= 8;
3011 
3012 	size = dwc3_readl(dwc->regs, DWC3_GTXFIFOSIZ(dep->number >> 1));
3013 	if (DWC3_IP_IS(DWC3))
3014 		size = DWC3_GTXFIFOSIZ_TXFDEP(size);
3015 	else
3016 		size = DWC31_GTXFIFOSIZ_TXFDEP(size);
3017 
3018 	/*
3019 	 * maxpacket size is determined as part of the following, after assuming
3020 	 * a mult value of one maxpacket:
3021 	 * DWC3 revision 280A and prior:
3022 	 * fifo_size = mult * (max_packet / mdwidth) + 1;
3023 	 * maxpacket = mdwidth * (fifo_size - 1);
3024 	 *
3025 	 * DWC3 revision 290A and onwards:
3026 	 * fifo_size = mult * ((max_packet + mdwidth)/mdwidth + 1) + 1
3027 	 * maxpacket = mdwidth * ((fifo_size - 1) - 1) - mdwidth;
3028 	 */
3029 	if (DWC3_VER_IS_PRIOR(DWC3, 290A))
3030 		maxpacket = mdwidth * (size - 1);
3031 	else
3032 		maxpacket = mdwidth * ((size - 1) - 1) - mdwidth;
3033 
3034 	/* Functionally, space for one max packet is sufficient */
3035 	size = min_t(int, maxpacket, 1024);
3036 	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3037 
3038 	dep->endpoint.max_streams = 16;
3039 	dep->endpoint.ops = &dwc3_gadget_ep_ops;
3040 	list_add_tail(&dep->endpoint.ep_list,
3041 			&dwc->gadget->ep_list);
3042 	dep->endpoint.caps.type_iso = true;
3043 	dep->endpoint.caps.type_bulk = true;
3044 	dep->endpoint.caps.type_int = true;
3045 
3046 	return dwc3_alloc_trb_pool(dep);
3047 }
3048 
dwc3_gadget_init_out_endpoint(struct dwc3_ep * dep)3049 static int dwc3_gadget_init_out_endpoint(struct dwc3_ep *dep)
3050 {
3051 	struct dwc3 *dwc = dep->dwc;
3052 	u32 mdwidth;
3053 	int size;
3054 
3055 	mdwidth = dwc3_mdwidth(dwc);
3056 
3057 	/* MDWIDTH is represented in bits, convert to bytes */
3058 	mdwidth /= 8;
3059 
3060 	/* All OUT endpoints share a single RxFIFO space */
3061 	size = dwc3_readl(dwc->regs, DWC3_GRXFIFOSIZ(0));
3062 	if (DWC3_IP_IS(DWC3))
3063 		size = DWC3_GRXFIFOSIZ_RXFDEP(size);
3064 	else
3065 		size = DWC31_GRXFIFOSIZ_RXFDEP(size);
3066 
3067 	/* FIFO depth is in MDWDITH bytes */
3068 	size *= mdwidth;
3069 
3070 	/*
3071 	 * To meet performance requirement, a minimum recommended RxFIFO size
3072 	 * is defined as follow:
3073 	 * RxFIFO size >= (3 x MaxPacketSize) +
3074 	 * (3 x 8 bytes setup packets size) + (16 bytes clock crossing margin)
3075 	 *
3076 	 * Then calculate the max packet limit as below.
3077 	 */
3078 	size -= (3 * 8) + 16;
3079 	if (size < 0)
3080 		size = 0;
3081 	else
3082 		size /= 3;
3083 
3084 	usb_ep_set_maxpacket_limit(&dep->endpoint, size);
3085 	dep->endpoint.max_streams = 16;
3086 	dep->endpoint.ops = &dwc3_gadget_ep_ops;
3087 	list_add_tail(&dep->endpoint.ep_list,
3088 			&dwc->gadget->ep_list);
3089 	dep->endpoint.caps.type_iso = true;
3090 	dep->endpoint.caps.type_bulk = true;
3091 	dep->endpoint.caps.type_int = true;
3092 
3093 	return dwc3_alloc_trb_pool(dep);
3094 }
3095 
dwc3_gadget_init_endpoint(struct dwc3 * dwc,u8 epnum)3096 static int dwc3_gadget_init_endpoint(struct dwc3 *dwc, u8 epnum)
3097 {
3098 	struct dwc3_ep			*dep;
3099 	bool				direction = epnum & 1;
3100 	int				ret;
3101 	u8				num = epnum >> 1;
3102 
3103 	dep = kzalloc(sizeof(*dep), GFP_KERNEL);
3104 	if (!dep)
3105 		return -ENOMEM;
3106 
3107 	dep->dwc = dwc;
3108 	dep->number = epnum;
3109 	dep->direction = direction;
3110 	dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
3111 	dwc->eps[epnum] = dep;
3112 	dep->combo_num = 0;
3113 	dep->start_cmd_status = 0;
3114 
3115 	snprintf(dep->name, sizeof(dep->name), "ep%u%s", num,
3116 			direction ? "in" : "out");
3117 
3118 	dep->endpoint.name = dep->name;
3119 
3120 	if (!(dep->number > 1)) {
3121 		dep->endpoint.desc = &dwc3_gadget_ep0_desc;
3122 		dep->endpoint.comp_desc = NULL;
3123 	}
3124 
3125 	if (num == 0)
3126 		ret = dwc3_gadget_init_control_endpoint(dep);
3127 	else if (direction)
3128 		ret = dwc3_gadget_init_in_endpoint(dep);
3129 	else
3130 		ret = dwc3_gadget_init_out_endpoint(dep);
3131 
3132 	if (ret)
3133 		return ret;
3134 
3135 	dep->endpoint.caps.dir_in = direction;
3136 	dep->endpoint.caps.dir_out = !direction;
3137 
3138 	INIT_LIST_HEAD(&dep->pending_list);
3139 	INIT_LIST_HEAD(&dep->started_list);
3140 	INIT_LIST_HEAD(&dep->cancelled_list);
3141 
3142 	dwc3_debugfs_create_endpoint_dir(dep);
3143 
3144 	return 0;
3145 }
3146 
dwc3_gadget_init_endpoints(struct dwc3 * dwc,u8 total)3147 static int dwc3_gadget_init_endpoints(struct dwc3 *dwc, u8 total)
3148 {
3149 	u8				epnum;
3150 
3151 	INIT_LIST_HEAD(&dwc->gadget->ep_list);
3152 
3153 	for (epnum = 0; epnum < total; epnum++) {
3154 		int			ret;
3155 
3156 		ret = dwc3_gadget_init_endpoint(dwc, epnum);
3157 		if (ret)
3158 			return ret;
3159 	}
3160 
3161 	return 0;
3162 }
3163 
dwc3_gadget_free_endpoints(struct dwc3 * dwc)3164 static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
3165 {
3166 	struct dwc3_ep			*dep;
3167 	u8				epnum;
3168 
3169 	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3170 		dep = dwc->eps[epnum];
3171 		if (!dep)
3172 			continue;
3173 		/*
3174 		 * Physical endpoints 0 and 1 are special; they form the
3175 		 * bi-directional USB endpoint 0.
3176 		 *
3177 		 * For those two physical endpoints, we don't allocate a TRB
3178 		 * pool nor do we add them the endpoints list. Due to that, we
3179 		 * shouldn't do these two operations otherwise we would end up
3180 		 * with all sorts of bugs when removing dwc3.ko.
3181 		 */
3182 		if (epnum != 0 && epnum != 1) {
3183 			dwc3_free_trb_pool(dep);
3184 			list_del(&dep->endpoint.ep_list);
3185 		}
3186 
3187 		debugfs_remove_recursive(debugfs_lookup(dep->name,
3188 				debugfs_lookup(dev_name(dep->dwc->dev),
3189 					       usb_debug_root)));
3190 		kfree(dep);
3191 	}
3192 }
3193 
3194 /* -------------------------------------------------------------------------- */
3195 
dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep * dep,struct dwc3_request * req,struct dwc3_trb * trb,const struct dwc3_event_depevt * event,int status,int chain)3196 static int dwc3_gadget_ep_reclaim_completed_trb(struct dwc3_ep *dep,
3197 		struct dwc3_request *req, struct dwc3_trb *trb,
3198 		const struct dwc3_event_depevt *event, int status, int chain)
3199 {
3200 	unsigned int		count;
3201 
3202 	dwc3_ep_inc_deq(dep);
3203 
3204 	trace_dwc3_complete_trb(dep, trb);
3205 	req->num_trbs--;
3206 
3207 	/*
3208 	 * If we're in the middle of series of chained TRBs and we
3209 	 * receive a short transfer along the way, DWC3 will skip
3210 	 * through all TRBs including the last TRB in the chain (the
3211 	 * where CHN bit is zero. DWC3 will also avoid clearing HWO
3212 	 * bit and SW has to do it manually.
3213 	 *
3214 	 * We're going to do that here to avoid problems of HW trying
3215 	 * to use bogus TRBs for transfers.
3216 	 */
3217 	if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
3218 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3219 
3220 	/*
3221 	 * For isochronous transfers, the first TRB in a service interval must
3222 	 * have the Isoc-First type. Track and report its interval frame number.
3223 	 */
3224 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3225 	    (trb->ctrl & DWC3_TRBCTL_ISOCHRONOUS_FIRST)) {
3226 		unsigned int frame_number;
3227 
3228 		frame_number = DWC3_TRB_CTRL_GET_SID_SOFN(trb->ctrl);
3229 		frame_number &= ~(dep->interval - 1);
3230 		req->request.frame_number = frame_number;
3231 	}
3232 
3233 	/*
3234 	 * We use bounce buffer for requests that needs extra TRB or OUT ZLP. If
3235 	 * this TRB points to the bounce buffer address, it's a MPS alignment
3236 	 * TRB. Don't add it to req->remaining calculation.
3237 	 */
3238 	if (trb->bpl == lower_32_bits(dep->dwc->bounce_addr) &&
3239 	    trb->bph == upper_32_bits(dep->dwc->bounce_addr)) {
3240 		trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
3241 		return 1;
3242 	}
3243 
3244 	count = trb->size & DWC3_TRB_SIZE_MASK;
3245 	req->remaining += count;
3246 
3247 	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
3248 		return 1;
3249 
3250 	if (event->status & DEPEVT_STATUS_SHORT && !chain)
3251 		return 1;
3252 
3253 	if ((trb->ctrl & DWC3_TRB_CTRL_ISP_IMI) &&
3254 	    DWC3_TRB_SIZE_TRBSTS(trb->size) == DWC3_TRBSTS_MISSED_ISOC)
3255 		return 1;
3256 
3257 	if ((trb->ctrl & DWC3_TRB_CTRL_IOC) ||
3258 	    (trb->ctrl & DWC3_TRB_CTRL_LST))
3259 		return 1;
3260 
3261 	return 0;
3262 }
3263 
dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3264 static int dwc3_gadget_ep_reclaim_trb_sg(struct dwc3_ep *dep,
3265 		struct dwc3_request *req, const struct dwc3_event_depevt *event,
3266 		int status)
3267 {
3268 	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3269 	struct scatterlist *sg = req->sg;
3270 	struct scatterlist *s;
3271 	unsigned int num_queued = req->num_queued_sgs;
3272 	unsigned int i;
3273 	int ret = 0;
3274 
3275 	for_each_sg(sg, s, num_queued, i) {
3276 		trb = &dep->trb_pool[dep->trb_dequeue];
3277 
3278 		req->sg = sg_next(s);
3279 		req->num_queued_sgs--;
3280 
3281 		ret = dwc3_gadget_ep_reclaim_completed_trb(dep, req,
3282 				trb, event, status, true);
3283 		if (ret)
3284 			break;
3285 	}
3286 
3287 	return ret;
3288 }
3289 
dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep * dep,struct dwc3_request * req,const struct dwc3_event_depevt * event,int status)3290 static int dwc3_gadget_ep_reclaim_trb_linear(struct dwc3_ep *dep,
3291 		struct dwc3_request *req, const struct dwc3_event_depevt *event,
3292 		int status)
3293 {
3294 	struct dwc3_trb *trb = &dep->trb_pool[dep->trb_dequeue];
3295 
3296 	return dwc3_gadget_ep_reclaim_completed_trb(dep, req, trb,
3297 			event, status, false);
3298 }
3299 
dwc3_gadget_ep_request_completed(struct dwc3_request * req)3300 static bool dwc3_gadget_ep_request_completed(struct dwc3_request *req)
3301 {
3302 	return req->num_pending_sgs == 0 && req->num_queued_sgs == 0;
3303 }
3304 
dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,struct dwc3_request * req,int status)3305 static int dwc3_gadget_ep_cleanup_completed_request(struct dwc3_ep *dep,
3306 		const struct dwc3_event_depevt *event,
3307 		struct dwc3_request *req, int status)
3308 {
3309 	int request_status;
3310 	int ret;
3311 
3312 	if (req->request.num_mapped_sgs)
3313 		ret = dwc3_gadget_ep_reclaim_trb_sg(dep, req, event,
3314 				status);
3315 	else
3316 		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3317 				status);
3318 
3319 	req->request.actual = req->request.length - req->remaining;
3320 
3321 	if (!dwc3_gadget_ep_request_completed(req))
3322 		goto out;
3323 
3324 	if (req->needs_extra_trb) {
3325 		ret = dwc3_gadget_ep_reclaim_trb_linear(dep, req, event,
3326 				status);
3327 		req->needs_extra_trb = false;
3328 	}
3329 
3330 	/*
3331 	 * The event status only reflects the status of the TRB with IOC set.
3332 	 * For the requests that don't set interrupt on completion, the driver
3333 	 * needs to check and return the status of the completed TRBs associated
3334 	 * with the request. Use the status of the last TRB of the request.
3335 	 */
3336 	if (req->request.no_interrupt) {
3337 		struct dwc3_trb *trb;
3338 
3339 		trb = dwc3_ep_prev_trb(dep, dep->trb_dequeue);
3340 		switch (DWC3_TRB_SIZE_TRBSTS(trb->size)) {
3341 		case DWC3_TRBSTS_MISSED_ISOC:
3342 			/* Isoc endpoint only */
3343 			request_status = -EXDEV;
3344 			break;
3345 		case DWC3_TRB_STS_XFER_IN_PROG:
3346 			/* Applicable when End Transfer with ForceRM=0 */
3347 		case DWC3_TRBSTS_SETUP_PENDING:
3348 			/* Control endpoint only */
3349 		case DWC3_TRBSTS_OK:
3350 		default:
3351 			request_status = 0;
3352 			break;
3353 		}
3354 	} else {
3355 		request_status = status;
3356 	}
3357 
3358 	dwc3_gadget_giveback(dep, req, request_status);
3359 
3360 out:
3361 	return ret;
3362 }
3363 
dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3364 static void dwc3_gadget_ep_cleanup_completed_requests(struct dwc3_ep *dep,
3365 		const struct dwc3_event_depevt *event, int status)
3366 {
3367 	struct dwc3_request	*req;
3368 
3369 	while (!list_empty(&dep->started_list)) {
3370 		int ret;
3371 
3372 		req = next_request(&dep->started_list);
3373 		ret = dwc3_gadget_ep_cleanup_completed_request(dep, event,
3374 				req, status);
3375 		if (ret)
3376 			break;
3377 		/*
3378 		 * The endpoint is disabled, let the dwc3_remove_requests()
3379 		 * handle the cleanup.
3380 		 */
3381 		if (!dep->endpoint.desc)
3382 			break;
3383 	}
3384 }
3385 
dwc3_gadget_ep_should_continue(struct dwc3_ep * dep)3386 static bool dwc3_gadget_ep_should_continue(struct dwc3_ep *dep)
3387 {
3388 	struct dwc3_request	*req;
3389 	struct dwc3		*dwc = dep->dwc;
3390 
3391 	if (!dep->endpoint.desc || !dwc->pullups_connected ||
3392 	    !dwc->connected)
3393 		return false;
3394 
3395 	if (!list_empty(&dep->pending_list))
3396 		return true;
3397 
3398 	/*
3399 	 * We only need to check the first entry of the started list. We can
3400 	 * assume the completed requests are removed from the started list.
3401 	 */
3402 	req = next_request(&dep->started_list);
3403 	if (!req)
3404 		return false;
3405 
3406 	return !dwc3_gadget_ep_request_completed(req);
3407 }
3408 
dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3409 static void dwc3_gadget_endpoint_frame_from_event(struct dwc3_ep *dep,
3410 		const struct dwc3_event_depevt *event)
3411 {
3412 	dep->frame_number = event->parameters;
3413 }
3414 
dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event,int status)3415 static bool dwc3_gadget_endpoint_trbs_complete(struct dwc3_ep *dep,
3416 		const struct dwc3_event_depevt *event, int status)
3417 {
3418 	struct dwc3		*dwc = dep->dwc;
3419 	bool			no_started_trb = true;
3420 
3421 	dwc3_gadget_ep_cleanup_completed_requests(dep, event, status);
3422 
3423 	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3424 		goto out;
3425 
3426 	if (!dep->endpoint.desc)
3427 		return no_started_trb;
3428 
3429 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
3430 		list_empty(&dep->started_list) &&
3431 		(list_empty(&dep->pending_list) || status == -EXDEV))
3432 		dwc3_stop_active_transfer(dep, true, true);
3433 	else if (dwc3_gadget_ep_should_continue(dep))
3434 		if (__dwc3_gadget_kick_transfer(dep) == 0)
3435 			no_started_trb = false;
3436 
3437 out:
3438 	/*
3439 	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
3440 	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
3441 	 */
3442 	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
3443 		u32		reg;
3444 		int		i;
3445 
3446 		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
3447 			dep = dwc->eps[i];
3448 
3449 			if (!(dep->flags & DWC3_EP_ENABLED))
3450 				continue;
3451 
3452 			if (!list_empty(&dep->started_list))
3453 				return no_started_trb;
3454 		}
3455 
3456 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3457 		reg |= dwc->u1u2;
3458 		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3459 
3460 		dwc->u1u2 = 0;
3461 	}
3462 
3463 	return no_started_trb;
3464 }
3465 
dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3466 static void dwc3_gadget_endpoint_transfer_in_progress(struct dwc3_ep *dep,
3467 		const struct dwc3_event_depevt *event)
3468 {
3469 	int status = 0;
3470 
3471 	if (!dep->endpoint.desc)
3472 		return;
3473 
3474 	if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
3475 		dwc3_gadget_endpoint_frame_from_event(dep, event);
3476 
3477 	if (event->status & DEPEVT_STATUS_BUSERR)
3478 		status = -ECONNRESET;
3479 
3480 	if (event->status & DEPEVT_STATUS_MISSED_ISOC)
3481 		status = -EXDEV;
3482 
3483 	dwc3_gadget_endpoint_trbs_complete(dep, event, status);
3484 }
3485 
dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3486 static void dwc3_gadget_endpoint_transfer_complete(struct dwc3_ep *dep,
3487 		const struct dwc3_event_depevt *event)
3488 {
3489 	int status = 0;
3490 
3491 	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3492 
3493 	if (event->status & DEPEVT_STATUS_BUSERR)
3494 		status = -ECONNRESET;
3495 
3496 	if (dwc3_gadget_endpoint_trbs_complete(dep, event, status))
3497 		dep->flags &= ~DWC3_EP_WAIT_TRANSFER_COMPLETE;
3498 }
3499 
dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3500 static void dwc3_gadget_endpoint_transfer_not_ready(struct dwc3_ep *dep,
3501 		const struct dwc3_event_depevt *event)
3502 {
3503 	dwc3_gadget_endpoint_frame_from_event(dep, event);
3504 
3505 	/*
3506 	 * The XferNotReady event is generated only once before the endpoint
3507 	 * starts. It will be generated again when END_TRANSFER command is
3508 	 * issued. For some controller versions, the XferNotReady event may be
3509 	 * generated while the END_TRANSFER command is still in process. Ignore
3510 	 * it and wait for the next XferNotReady event after the command is
3511 	 * completed.
3512 	 */
3513 	if (dep->flags & DWC3_EP_END_TRANSFER_PENDING)
3514 		return;
3515 
3516 	(void) __dwc3_gadget_start_isoc(dep);
3517 }
3518 
dwc3_gadget_endpoint_command_complete(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3519 static void dwc3_gadget_endpoint_command_complete(struct dwc3_ep *dep,
3520 		const struct dwc3_event_depevt *event)
3521 {
3522 	u8 cmd = DEPEVT_PARAMETER_CMD(event->parameters);
3523 
3524 	if (cmd != DWC3_DEPCMD_ENDTRANSFER)
3525 		return;
3526 
3527 	/*
3528 	 * The END_TRANSFER command will cause the controller to generate a
3529 	 * NoStream Event, and it's not due to the host DP NoStream rejection.
3530 	 * Ignore the next NoStream event.
3531 	 */
3532 	if (dep->stream_capable)
3533 		dep->flags |= DWC3_EP_IGNORE_NEXT_NOSTREAM;
3534 
3535 	dep->flags &= ~DWC3_EP_END_TRANSFER_PENDING;
3536 	dep->flags &= ~DWC3_EP_TRANSFER_STARTED;
3537 	dwc3_gadget_ep_cleanup_cancelled_requests(dep);
3538 
3539 	if (dep->flags & DWC3_EP_PENDING_CLEAR_STALL) {
3540 		struct dwc3 *dwc = dep->dwc;
3541 
3542 		dep->flags &= ~DWC3_EP_PENDING_CLEAR_STALL;
3543 		if (dwc3_send_clear_stall_ep_cmd(dep)) {
3544 			struct usb_ep *ep0 = &dwc->eps[0]->endpoint;
3545 
3546 			dev_err(dwc->dev, "failed to clear STALL on %s\n", dep->name);
3547 			if (dwc->delayed_status)
3548 				__dwc3_gadget_ep0_set_halt(ep0, 1);
3549 			return;
3550 		}
3551 
3552 		dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
3553 		if (dwc->clear_stall_protocol == dep->number)
3554 			dwc3_ep0_send_delayed_status(dwc);
3555 	}
3556 
3557 	if ((dep->flags & DWC3_EP_DELAY_START) &&
3558 	    !usb_endpoint_xfer_isoc(dep->endpoint.desc))
3559 		__dwc3_gadget_kick_transfer(dep);
3560 
3561 	dep->flags &= ~DWC3_EP_DELAY_START;
3562 }
3563 
dwc3_gadget_endpoint_stream_event(struct dwc3_ep * dep,const struct dwc3_event_depevt * event)3564 static void dwc3_gadget_endpoint_stream_event(struct dwc3_ep *dep,
3565 		const struct dwc3_event_depevt *event)
3566 {
3567 	struct dwc3 *dwc = dep->dwc;
3568 
3569 	if (event->status == DEPEVT_STREAMEVT_FOUND) {
3570 		dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3571 		goto out;
3572 	}
3573 
3574 	/* Note: NoStream rejection event param value is 0 and not 0xFFFF */
3575 	switch (event->parameters) {
3576 	case DEPEVT_STREAM_PRIME:
3577 		/*
3578 		 * If the host can properly transition the endpoint state from
3579 		 * idle to prime after a NoStream rejection, there's no need to
3580 		 * force restarting the endpoint to reinitiate the stream. To
3581 		 * simplify the check, assume the host follows the USB spec if
3582 		 * it primed the endpoint more than once.
3583 		 */
3584 		if (dep->flags & DWC3_EP_FORCE_RESTART_STREAM) {
3585 			if (dep->flags & DWC3_EP_FIRST_STREAM_PRIMED)
3586 				dep->flags &= ~DWC3_EP_FORCE_RESTART_STREAM;
3587 			else
3588 				dep->flags |= DWC3_EP_FIRST_STREAM_PRIMED;
3589 		}
3590 
3591 		break;
3592 	case DEPEVT_STREAM_NOSTREAM:
3593 		if ((dep->flags & DWC3_EP_IGNORE_NEXT_NOSTREAM) ||
3594 		    !(dep->flags & DWC3_EP_FORCE_RESTART_STREAM) ||
3595 		    (!DWC3_MST_CAPABLE(&dwc->hwparams) &&
3596 		     !(dep->flags & DWC3_EP_WAIT_TRANSFER_COMPLETE)))
3597 			break;
3598 
3599 		/*
3600 		 * If the host rejects a stream due to no active stream, by the
3601 		 * USB and xHCI spec, the endpoint will be put back to idle
3602 		 * state. When the host is ready (buffer added/updated), it will
3603 		 * prime the endpoint to inform the usb device controller. This
3604 		 * triggers the device controller to issue ERDY to restart the
3605 		 * stream. However, some hosts don't follow this and keep the
3606 		 * endpoint in the idle state. No prime will come despite host
3607 		 * streams are updated, and the device controller will not be
3608 		 * triggered to generate ERDY to move the next stream data. To
3609 		 * workaround this and maintain compatibility with various
3610 		 * hosts, force to reinitiate the stream until the host is ready
3611 		 * instead of waiting for the host to prime the endpoint.
3612 		 */
3613 		if (DWC3_VER_IS_WITHIN(DWC32, 100A, ANY)) {
3614 			unsigned int cmd = DWC3_DGCMD_SET_ENDPOINT_PRIME;
3615 
3616 			dwc3_send_gadget_generic_command(dwc, cmd, dep->number);
3617 		} else {
3618 			dep->flags |= DWC3_EP_DELAY_START;
3619 			dwc3_stop_active_transfer(dep, true, true);
3620 			return;
3621 		}
3622 		break;
3623 	}
3624 
3625 out:
3626 	dep->flags &= ~DWC3_EP_IGNORE_NEXT_NOSTREAM;
3627 }
3628 
dwc3_endpoint_interrupt(struct dwc3 * dwc,const struct dwc3_event_depevt * event)3629 static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
3630 		const struct dwc3_event_depevt *event)
3631 {
3632 	struct dwc3_ep		*dep;
3633 	u8			epnum = event->endpoint_number;
3634 
3635 	dep = dwc->eps[epnum];
3636 
3637 	if (!(dep->flags & DWC3_EP_ENABLED)) {
3638 		if ((epnum > 1) && !(dep->flags & DWC3_EP_TRANSFER_STARTED))
3639 			return;
3640 
3641 		/* Handle only EPCMDCMPLT when EP disabled */
3642 		if ((event->endpoint_event != DWC3_DEPEVT_EPCMDCMPLT) &&
3643 			!(epnum <= 1 && event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE))
3644 			return;
3645 	}
3646 
3647 	if (epnum == 0 || epnum == 1) {
3648 		dwc3_ep0_interrupt(dwc, event);
3649 		return;
3650 	}
3651 
3652 	switch (event->endpoint_event) {
3653 	case DWC3_DEPEVT_XFERINPROGRESS:
3654 		dwc3_gadget_endpoint_transfer_in_progress(dep, event);
3655 		break;
3656 	case DWC3_DEPEVT_XFERNOTREADY:
3657 		dwc3_gadget_endpoint_transfer_not_ready(dep, event);
3658 		break;
3659 	case DWC3_DEPEVT_EPCMDCMPLT:
3660 		dwc3_gadget_endpoint_command_complete(dep, event);
3661 		break;
3662 	case DWC3_DEPEVT_XFERCOMPLETE:
3663 		dwc3_gadget_endpoint_transfer_complete(dep, event);
3664 		break;
3665 	case DWC3_DEPEVT_STREAMEVT:
3666 		dwc3_gadget_endpoint_stream_event(dep, event);
3667 		break;
3668 	case DWC3_DEPEVT_RXTXFIFOEVT:
3669 		break;
3670 	}
3671 }
3672 
dwc3_disconnect_gadget(struct dwc3 * dwc)3673 static void dwc3_disconnect_gadget(struct dwc3 *dwc)
3674 {
3675 	if (dwc->async_callbacks && dwc->gadget_driver->disconnect) {
3676 		spin_unlock(&dwc->lock);
3677 		dwc->gadget_driver->disconnect(dwc->gadget);
3678 		spin_lock(&dwc->lock);
3679 	}
3680 }
3681 
dwc3_suspend_gadget(struct dwc3 * dwc)3682 static void dwc3_suspend_gadget(struct dwc3 *dwc)
3683 {
3684 	if (dwc->async_callbacks && dwc->gadget_driver->suspend) {
3685 		spin_unlock(&dwc->lock);
3686 		dwc->gadget_driver->suspend(dwc->gadget);
3687 		spin_lock(&dwc->lock);
3688 	}
3689 }
3690 
dwc3_resume_gadget(struct dwc3 * dwc)3691 static void dwc3_resume_gadget(struct dwc3 *dwc)
3692 {
3693 	if (dwc->async_callbacks && dwc->gadget_driver->resume) {
3694 		spin_unlock(&dwc->lock);
3695 		dwc->gadget_driver->resume(dwc->gadget);
3696 		spin_lock(&dwc->lock);
3697 	}
3698 }
3699 
dwc3_reset_gadget(struct dwc3 * dwc)3700 static void dwc3_reset_gadget(struct dwc3 *dwc)
3701 {
3702 	if (!dwc->gadget_driver)
3703 		return;
3704 
3705 	if (dwc->async_callbacks && dwc->gadget->speed != USB_SPEED_UNKNOWN) {
3706 		spin_unlock(&dwc->lock);
3707 		usb_gadget_udc_reset(dwc->gadget, dwc->gadget_driver);
3708 		spin_lock(&dwc->lock);
3709 	}
3710 }
3711 
dwc3_stop_active_transfer(struct dwc3_ep * dep,bool force,bool interrupt)3712 void dwc3_stop_active_transfer(struct dwc3_ep *dep, bool force,
3713 	bool interrupt)
3714 {
3715 	struct dwc3 *dwc = dep->dwc;
3716 
3717 	/*
3718 	 * Only issue End Transfer command to the control endpoint of a started
3719 	 * Data Phase. Typically we should only do so in error cases such as
3720 	 * invalid/unexpected direction as described in the control transfer
3721 	 * flow of the programming guide.
3722 	 */
3723 	if (dep->number <= 1 && dwc->ep0state != EP0_DATA_PHASE)
3724 		return;
3725 
3726 	if (interrupt && (dep->flags & DWC3_EP_DELAY_STOP))
3727 		return;
3728 
3729 	if (!(dep->flags & DWC3_EP_TRANSFER_STARTED) ||
3730 	    (dep->flags & DWC3_EP_END_TRANSFER_PENDING))
3731 		return;
3732 
3733 	/*
3734 	 * If a Setup packet is received but yet to DMA out, the controller will
3735 	 * not process the End Transfer command of any endpoint. Polling of its
3736 	 * DEPCMD.CmdAct may block setting up TRB for Setup packet, causing a
3737 	 * timeout. Delay issuing the End Transfer command until the Setup TRB is
3738 	 * prepared.
3739 	 */
3740 	if (dwc->ep0state != EP0_SETUP_PHASE && !dwc->delayed_status) {
3741 		dep->flags |= DWC3_EP_DELAY_STOP;
3742 		return;
3743 	}
3744 
3745 	/*
3746 	 * NOTICE: We are violating what the Databook says about the
3747 	 * EndTransfer command. Ideally we would _always_ wait for the
3748 	 * EndTransfer Command Completion IRQ, but that's causing too
3749 	 * much trouble synchronizing between us and gadget driver.
3750 	 *
3751 	 * We have discussed this with the IP Provider and it was
3752 	 * suggested to giveback all requests here.
3753 	 *
3754 	 * Note also that a similar handling was tested by Synopsys
3755 	 * (thanks a lot Paul) and nothing bad has come out of it.
3756 	 * In short, what we're doing is issuing EndTransfer with
3757 	 * CMDIOC bit set and delay kicking transfer until the
3758 	 * EndTransfer command had completed.
3759 	 *
3760 	 * As of IP version 3.10a of the DWC_usb3 IP, the controller
3761 	 * supports a mode to work around the above limitation. The
3762 	 * software can poll the CMDACT bit in the DEPCMD register
3763 	 * after issuing a EndTransfer command. This mode is enabled
3764 	 * by writing GUCTL2[14]. This polling is already done in the
3765 	 * dwc3_send_gadget_ep_cmd() function so if the mode is
3766 	 * enabled, the EndTransfer command will have completed upon
3767 	 * returning from this function.
3768 	 *
3769 	 * This mode is NOT available on the DWC_usb31 IP.
3770 	 */
3771 
3772 	__dwc3_stop_active_transfer(dep, force, interrupt);
3773 }
3774 
dwc3_clear_stall_all_ep(struct dwc3 * dwc)3775 static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
3776 {
3777 	u32 epnum;
3778 
3779 	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
3780 		struct dwc3_ep *dep;
3781 		int ret;
3782 
3783 		dep = dwc->eps[epnum];
3784 		if (!dep)
3785 			continue;
3786 
3787 		if (!(dep->flags & DWC3_EP_STALL))
3788 			continue;
3789 
3790 		dep->flags &= ~DWC3_EP_STALL;
3791 
3792 		ret = dwc3_send_clear_stall_ep_cmd(dep);
3793 		WARN_ON_ONCE(ret);
3794 	}
3795 }
3796 
dwc3_gadget_disconnect_interrupt(struct dwc3 * dwc)3797 static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
3798 {
3799 	int			reg;
3800 
3801 	dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RX_DET);
3802 
3803 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3804 	reg &= ~DWC3_DCTL_INITU1ENA;
3805 	reg &= ~DWC3_DCTL_INITU2ENA;
3806 	dwc3_gadget_dctl_write_safe(dwc, reg);
3807 
3808 	dwc->connected = false;
3809 
3810 	dwc3_disconnect_gadget(dwc);
3811 
3812 	dwc->gadget->speed = USB_SPEED_UNKNOWN;
3813 	dwc->setup_packet_pending = false;
3814 	usb_gadget_set_state(dwc->gadget, USB_STATE_NOTATTACHED);
3815 
3816 	if (dwc->ep0state != EP0_SETUP_PHASE) {
3817 		unsigned int    dir;
3818 
3819 		dir = !!dwc->ep0_expect_in;
3820 		if (dwc->ep0state == EP0_DATA_PHASE)
3821 			dwc3_ep0_end_control_data(dwc, dwc->eps[dir]);
3822 		else
3823 			dwc3_ep0_end_control_data(dwc, dwc->eps[!dir]);
3824 		dwc3_ep0_stall_and_restart(dwc);
3825 	}
3826 }
3827 
dwc3_gadget_reset_interrupt(struct dwc3 * dwc)3828 static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
3829 {
3830 	u32			reg;
3831 
3832 	/*
3833 	 * Ideally, dwc3_reset_gadget() would trigger the function
3834 	 * drivers to stop any active transfers through ep disable.
3835 	 * However, for functions which defer ep disable, such as mass
3836 	 * storage, we will need to rely on the call to stop active
3837 	 * transfers here, and avoid allowing of request queuing.
3838 	 */
3839 	dwc->connected = false;
3840 
3841 	/*
3842 	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
3843 	 * would cause a missing Disconnect Event if there's a
3844 	 * pending Setup Packet in the FIFO.
3845 	 *
3846 	 * There's no suggested workaround on the official Bug
3847 	 * report, which states that "unless the driver/application
3848 	 * is doing any special handling of a disconnect event,
3849 	 * there is no functional issue".
3850 	 *
3851 	 * Unfortunately, it turns out that we _do_ some special
3852 	 * handling of a disconnect event, namely complete all
3853 	 * pending transfers, notify gadget driver of the
3854 	 * disconnection, and so on.
3855 	 *
3856 	 * Our suggested workaround is to follow the Disconnect
3857 	 * Event steps here, instead, based on a setup_packet_pending
3858 	 * flag. Such flag gets set whenever we have a SETUP_PENDING
3859 	 * status for EP0 TRBs and gets cleared on XferComplete for the
3860 	 * same endpoint.
3861 	 *
3862 	 * Refers to:
3863 	 *
3864 	 * STAR#9000466709: RTL: Device : Disconnect event not
3865 	 * generated if setup packet pending in FIFO
3866 	 */
3867 	if (DWC3_VER_IS_PRIOR(DWC3, 188A)) {
3868 		if (dwc->setup_packet_pending)
3869 			dwc3_gadget_disconnect_interrupt(dwc);
3870 	}
3871 
3872 	dwc3_reset_gadget(dwc);
3873 
3874 	/*
3875 	 * From SNPS databook section 8.1.2, the EP0 should be in setup
3876 	 * phase. So ensure that EP0 is in setup phase by issuing a stall
3877 	 * and restart if EP0 is not in setup phase.
3878 	 */
3879 	if (dwc->ep0state != EP0_SETUP_PHASE) {
3880 		unsigned int	dir;
3881 
3882 		dir = !!dwc->ep0_expect_in;
3883 		if (dwc->ep0state == EP0_DATA_PHASE)
3884 			dwc3_ep0_end_control_data(dwc, dwc->eps[dir]);
3885 		else
3886 			dwc3_ep0_end_control_data(dwc, dwc->eps[!dir]);
3887 
3888 		dwc->eps[0]->trb_enqueue = 0;
3889 		dwc->eps[1]->trb_enqueue = 0;
3890 
3891 		dwc3_ep0_stall_and_restart(dwc);
3892 	}
3893 
3894 	/*
3895 	 * In the Synopsis DesignWare Cores USB3 Databook Rev. 3.30a
3896 	 * Section 4.1.2 Table 4-2, it states that during a USB reset, the SW
3897 	 * needs to ensure that it sends "a DEPENDXFER command for any active
3898 	 * transfers."
3899 	 */
3900 	dwc3_stop_active_transfers(dwc);
3901 	dwc->connected = true;
3902 
3903 	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
3904 	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
3905 	dwc3_gadget_dctl_write_safe(dwc, reg);
3906 	dwc->test_mode = false;
3907 	dwc3_clear_stall_all_ep(dwc);
3908 
3909 	/* Reset device address to zero */
3910 	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
3911 	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
3912 	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
3913 }
3914 
dwc3_gadget_conndone_interrupt(struct dwc3 * dwc)3915 static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
3916 {
3917 	struct dwc3_ep		*dep;
3918 	int			ret;
3919 	u32			reg;
3920 	u8			lanes = 1;
3921 	u8			speed;
3922 
3923 	if (!dwc->softconnect)
3924 		return;
3925 
3926 	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
3927 	speed = reg & DWC3_DSTS_CONNECTSPD;
3928 	dwc->speed = speed;
3929 
3930 	if (DWC3_IP_IS(DWC32))
3931 		lanes = DWC3_DSTS_CONNLANES(reg) + 1;
3932 
3933 	dwc->gadget->ssp_rate = USB_SSP_GEN_UNKNOWN;
3934 
3935 	/*
3936 	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
3937 	 * each time on Connect Done.
3938 	 *
3939 	 * Currently we always use the reset value. If any platform
3940 	 * wants to set this to a different value, we need to add a
3941 	 * setting and update GCTL.RAMCLKSEL here.
3942 	 */
3943 
3944 	switch (speed) {
3945 	case DWC3_DSTS_SUPERSPEED_PLUS:
3946 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3947 		dwc->gadget->ep0->maxpacket = 512;
3948 		dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
3949 
3950 		if (lanes > 1)
3951 			dwc->gadget->ssp_rate = USB_SSP_GEN_2x2;
3952 		else
3953 			dwc->gadget->ssp_rate = USB_SSP_GEN_2x1;
3954 		break;
3955 	case DWC3_DSTS_SUPERSPEED:
3956 		/*
3957 		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
3958 		 * would cause a missing USB3 Reset event.
3959 		 *
3960 		 * In such situations, we should force a USB3 Reset
3961 		 * event by calling our dwc3_gadget_reset_interrupt()
3962 		 * routine.
3963 		 *
3964 		 * Refers to:
3965 		 *
3966 		 * STAR#9000483510: RTL: SS : USB3 reset event may
3967 		 * not be generated always when the link enters poll
3968 		 */
3969 		if (DWC3_VER_IS_PRIOR(DWC3, 190A))
3970 			dwc3_gadget_reset_interrupt(dwc);
3971 
3972 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
3973 		dwc->gadget->ep0->maxpacket = 512;
3974 		dwc->gadget->speed = USB_SPEED_SUPER;
3975 
3976 		if (lanes > 1) {
3977 			dwc->gadget->speed = USB_SPEED_SUPER_PLUS;
3978 			dwc->gadget->ssp_rate = USB_SSP_GEN_1x2;
3979 		}
3980 		break;
3981 	case DWC3_DSTS_HIGHSPEED:
3982 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3983 		dwc->gadget->ep0->maxpacket = 64;
3984 		dwc->gadget->speed = USB_SPEED_HIGH;
3985 		break;
3986 	case DWC3_DSTS_FULLSPEED:
3987 		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
3988 		dwc->gadget->ep0->maxpacket = 64;
3989 		dwc->gadget->speed = USB_SPEED_FULL;
3990 		break;
3991 	}
3992 
3993 	dwc->eps[1]->endpoint.maxpacket = dwc->gadget->ep0->maxpacket;
3994 
3995 	/* Enable USB2 LPM Capability */
3996 
3997 	if (!DWC3_VER_IS_WITHIN(DWC3, ANY, 194A) &&
3998 	    !dwc->usb2_gadget_lpm_disable &&
3999 	    (speed != DWC3_DSTS_SUPERSPEED) &&
4000 	    (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
4001 		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4002 		reg |= DWC3_DCFG_LPM_CAP;
4003 		dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4004 
4005 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4006 		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
4007 
4008 		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold |
4009 					    (dwc->is_utmi_l1_suspend << 4));
4010 
4011 		/*
4012 		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
4013 		 * DCFG.LPMCap is set, core responses with an ACK and the
4014 		 * BESL value in the LPM token is less than or equal to LPM
4015 		 * NYET threshold.
4016 		 */
4017 		WARN_ONCE(DWC3_VER_IS_PRIOR(DWC3, 240A) && dwc->has_lpm_erratum,
4018 				"LPM Erratum not available on dwc3 revisions < 2.40a\n");
4019 
4020 		if (dwc->has_lpm_erratum && !DWC3_VER_IS_PRIOR(DWC3, 240A))
4021 			reg |= DWC3_DCTL_NYET_THRES(dwc->lpm_nyet_threshold);
4022 
4023 		dwc3_gadget_dctl_write_safe(dwc, reg);
4024 	} else {
4025 		if (dwc->usb2_gadget_lpm_disable) {
4026 			reg = dwc3_readl(dwc->regs, DWC3_DCFG);
4027 			reg &= ~DWC3_DCFG_LPM_CAP;
4028 			dwc3_writel(dwc->regs, DWC3_DCFG, reg);
4029 		}
4030 
4031 		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4032 		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
4033 		dwc3_gadget_dctl_write_safe(dwc, reg);
4034 	}
4035 
4036 	dep = dwc->eps[0];
4037 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4038 	if (ret) {
4039 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4040 		return;
4041 	}
4042 
4043 	dep = dwc->eps[1];
4044 	ret = __dwc3_gadget_ep_enable(dep, DWC3_DEPCFG_ACTION_MODIFY);
4045 	if (ret) {
4046 		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
4047 		return;
4048 	}
4049 
4050 	/*
4051 	 * Configure PHY via GUSB3PIPECTLn if required.
4052 	 *
4053 	 * Update GTXFIFOSIZn
4054 	 *
4055 	 * In both cases reset values should be sufficient.
4056 	 */
4057 }
4058 
dwc3_gadget_wakeup_interrupt(struct dwc3 * dwc)4059 static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
4060 {
4061 	/*
4062 	 * TODO take core out of low power mode when that's
4063 	 * implemented.
4064 	 */
4065 
4066 	if (dwc->async_callbacks && dwc->gadget_driver->resume) {
4067 		spin_unlock(&dwc->lock);
4068 		dwc->gadget_driver->resume(dwc->gadget);
4069 		spin_lock(&dwc->lock);
4070 	}
4071 }
4072 
dwc3_gadget_linksts_change_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4073 static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
4074 		unsigned int evtinfo)
4075 {
4076 	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
4077 	unsigned int		pwropt;
4078 
4079 	/*
4080 	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
4081 	 * Hibernation mode enabled which would show up when device detects
4082 	 * host-initiated U3 exit.
4083 	 *
4084 	 * In that case, device will generate a Link State Change Interrupt
4085 	 * from U3 to RESUME which is only necessary if Hibernation is
4086 	 * configured in.
4087 	 *
4088 	 * There are no functional changes due to such spurious event and we
4089 	 * just need to ignore it.
4090 	 *
4091 	 * Refers to:
4092 	 *
4093 	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
4094 	 * operational mode
4095 	 */
4096 	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
4097 	if (DWC3_VER_IS_PRIOR(DWC3, 250A) &&
4098 			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
4099 		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
4100 				(next == DWC3_LINK_STATE_RESUME)) {
4101 			return;
4102 		}
4103 	}
4104 
4105 	/*
4106 	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
4107 	 * on the link partner, the USB session might do multiple entry/exit
4108 	 * of low power states before a transfer takes place.
4109 	 *
4110 	 * Due to this problem, we might experience lower throughput. The
4111 	 * suggested workaround is to disable DCTL[12:9] bits if we're
4112 	 * transitioning from U1/U2 to U0 and enable those bits again
4113 	 * after a transfer completes and there are no pending transfers
4114 	 * on any of the enabled endpoints.
4115 	 *
4116 	 * This is the first half of that workaround.
4117 	 *
4118 	 * Refers to:
4119 	 *
4120 	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
4121 	 * core send LGO_Ux entering U0
4122 	 */
4123 	if (DWC3_VER_IS_PRIOR(DWC3, 183A)) {
4124 		if (next == DWC3_LINK_STATE_U0) {
4125 			u32	u1u2;
4126 			u32	reg;
4127 
4128 			switch (dwc->link_state) {
4129 			case DWC3_LINK_STATE_U1:
4130 			case DWC3_LINK_STATE_U2:
4131 				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
4132 				u1u2 = reg & (DWC3_DCTL_INITU2ENA
4133 						| DWC3_DCTL_ACCEPTU2ENA
4134 						| DWC3_DCTL_INITU1ENA
4135 						| DWC3_DCTL_ACCEPTU1ENA);
4136 
4137 				if (!dwc->u1u2)
4138 					dwc->u1u2 = reg & u1u2;
4139 
4140 				reg &= ~u1u2;
4141 
4142 				dwc3_gadget_dctl_write_safe(dwc, reg);
4143 				break;
4144 			default:
4145 				/* do nothing */
4146 				break;
4147 			}
4148 		}
4149 	}
4150 
4151 	switch (next) {
4152 	case DWC3_LINK_STATE_U1:
4153 		if (dwc->speed == USB_SPEED_SUPER)
4154 			dwc3_suspend_gadget(dwc);
4155 		break;
4156 	case DWC3_LINK_STATE_U2:
4157 	case DWC3_LINK_STATE_U3:
4158 		dwc3_suspend_gadget(dwc);
4159 		break;
4160 	case DWC3_LINK_STATE_RESUME:
4161 		dwc3_resume_gadget(dwc);
4162 		break;
4163 	default:
4164 		/* do nothing */
4165 		break;
4166 	}
4167 
4168 	dwc->link_state = next;
4169 }
4170 
dwc3_gadget_suspend_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4171 static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
4172 					  unsigned int evtinfo)
4173 {
4174 	enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
4175 
4176 	if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
4177 		dwc3_suspend_gadget(dwc);
4178 
4179 	dwc->link_state = next;
4180 }
4181 
dwc3_gadget_hibernation_interrupt(struct dwc3 * dwc,unsigned int evtinfo)4182 static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
4183 		unsigned int evtinfo)
4184 {
4185 	unsigned int is_ss = evtinfo & BIT(4);
4186 
4187 	/*
4188 	 * WORKAROUND: DWC3 revision 2.20a with hibernation support
4189 	 * have a known issue which can cause USB CV TD.9.23 to fail
4190 	 * randomly.
4191 	 *
4192 	 * Because of this issue, core could generate bogus hibernation
4193 	 * events which SW needs to ignore.
4194 	 *
4195 	 * Refers to:
4196 	 *
4197 	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
4198 	 * Device Fallback from SuperSpeed
4199 	 */
4200 	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
4201 		return;
4202 
4203 	/* enter hibernation here */
4204 }
4205 
dwc3_gadget_interrupt(struct dwc3 * dwc,const struct dwc3_event_devt * event)4206 static void dwc3_gadget_interrupt(struct dwc3 *dwc,
4207 		const struct dwc3_event_devt *event)
4208 {
4209 	switch (event->type) {
4210 	case DWC3_DEVICE_EVENT_DISCONNECT:
4211 		dwc3_gadget_disconnect_interrupt(dwc);
4212 		break;
4213 	case DWC3_DEVICE_EVENT_RESET:
4214 		dwc3_gadget_reset_interrupt(dwc);
4215 		break;
4216 	case DWC3_DEVICE_EVENT_CONNECT_DONE:
4217 		dwc3_gadget_conndone_interrupt(dwc);
4218 		break;
4219 	case DWC3_DEVICE_EVENT_WAKEUP:
4220 		dwc3_gadget_wakeup_interrupt(dwc);
4221 		break;
4222 	case DWC3_DEVICE_EVENT_HIBER_REQ:
4223 		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
4224 					"unexpected hibernation event\n"))
4225 			break;
4226 
4227 		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
4228 		break;
4229 	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
4230 		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
4231 		break;
4232 	case DWC3_DEVICE_EVENT_SUSPEND:
4233 		/* It changed to be suspend event for version 2.30a and above */
4234 		if (!DWC3_VER_IS_PRIOR(DWC3, 230A)) {
4235 			/*
4236 			 * Ignore suspend event until the gadget enters into
4237 			 * USB_STATE_CONFIGURED state.
4238 			 */
4239 			if (dwc->gadget->state >= USB_STATE_CONFIGURED)
4240 				dwc3_gadget_suspend_interrupt(dwc,
4241 						event->event_info);
4242 		}
4243 		break;
4244 	case DWC3_DEVICE_EVENT_SOF:
4245 	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
4246 	case DWC3_DEVICE_EVENT_CMD_CMPL:
4247 	case DWC3_DEVICE_EVENT_OVERFLOW:
4248 		break;
4249 	default:
4250 		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
4251 	}
4252 }
4253 
dwc3_process_event_entry(struct dwc3 * dwc,const union dwc3_event * event)4254 static void dwc3_process_event_entry(struct dwc3 *dwc,
4255 		const union dwc3_event *event)
4256 {
4257 	trace_dwc3_event(event->raw, dwc);
4258 
4259 	if (!event->type.is_devspec)
4260 		dwc3_endpoint_interrupt(dwc, &event->depevt);
4261 	else if (event->type.type == DWC3_EVENT_TYPE_DEV)
4262 		dwc3_gadget_interrupt(dwc, &event->devt);
4263 	else
4264 		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
4265 }
4266 
dwc3_process_event_buf(struct dwc3_event_buffer * evt)4267 static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
4268 {
4269 	struct dwc3 *dwc = evt->dwc;
4270 	irqreturn_t ret = IRQ_NONE;
4271 	int left;
4272 
4273 	left = evt->count;
4274 
4275 	if (!(evt->flags & DWC3_EVENT_PENDING))
4276 		return IRQ_NONE;
4277 
4278 	while (left > 0) {
4279 		union dwc3_event event;
4280 
4281 		event.raw = *(u32 *) (evt->cache + evt->lpos);
4282 
4283 		dwc3_process_event_entry(dwc, &event);
4284 
4285 		/*
4286 		 * FIXME we wrap around correctly to the next entry as
4287 		 * almost all entries are 4 bytes in size. There is one
4288 		 * entry which has 12 bytes which is a regular entry
4289 		 * followed by 8 bytes data. ATM I don't know how
4290 		 * things are organized if we get next to the a
4291 		 * boundary so I worry about that once we try to handle
4292 		 * that.
4293 		 */
4294 		evt->lpos = (evt->lpos + 4) % evt->length;
4295 		left -= 4;
4296 	}
4297 
4298 	evt->count = 0;
4299 	ret = IRQ_HANDLED;
4300 
4301 	/* Unmask interrupt */
4302 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4303 		    DWC3_GEVNTSIZ_SIZE(evt->length));
4304 
4305 	if (dwc->imod_interval) {
4306 		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), DWC3_GEVNTCOUNT_EHB);
4307 		dwc3_writel(dwc->regs, DWC3_DEV_IMOD(0), dwc->imod_interval);
4308 	}
4309 
4310 	/* Keep the clearing of DWC3_EVENT_PENDING at the end */
4311 	evt->flags &= ~DWC3_EVENT_PENDING;
4312 
4313 	return ret;
4314 }
4315 
dwc3_thread_interrupt(int irq,void * _evt)4316 static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
4317 {
4318 	struct dwc3_event_buffer *evt = _evt;
4319 	struct dwc3 *dwc = evt->dwc;
4320 	unsigned long flags;
4321 	irqreturn_t ret = IRQ_NONE;
4322 
4323 	local_bh_disable();
4324 	spin_lock_irqsave(&dwc->lock, flags);
4325 	ret = dwc3_process_event_buf(evt);
4326 	spin_unlock_irqrestore(&dwc->lock, flags);
4327 	local_bh_enable();
4328 
4329 	return ret;
4330 }
4331 
dwc3_check_event_buf(struct dwc3_event_buffer * evt)4332 static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
4333 {
4334 	struct dwc3 *dwc = evt->dwc;
4335 	u32 amount;
4336 	u32 count;
4337 
4338 	if (pm_runtime_suspended(dwc->dev)) {
4339 		pm_runtime_get(dwc->dev);
4340 		disable_irq_nosync(dwc->irq_gadget);
4341 		dwc->pending_events = true;
4342 		return IRQ_HANDLED;
4343 	}
4344 
4345 	/*
4346 	 * With PCIe legacy interrupt, test shows that top-half irq handler can
4347 	 * be called again after HW interrupt deassertion. Check if bottom-half
4348 	 * irq event handler completes before caching new event to prevent
4349 	 * losing events.
4350 	 */
4351 	if (evt->flags & DWC3_EVENT_PENDING)
4352 		return IRQ_HANDLED;
4353 
4354 	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
4355 	count &= DWC3_GEVNTCOUNT_MASK;
4356 	if (!count)
4357 		return IRQ_NONE;
4358 
4359 	evt->count = count;
4360 	evt->flags |= DWC3_EVENT_PENDING;
4361 
4362 	/* Mask interrupt */
4363 	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
4364 		    DWC3_GEVNTSIZ_INTMASK | DWC3_GEVNTSIZ_SIZE(evt->length));
4365 
4366 	amount = min(count, evt->length - evt->lpos);
4367 	memcpy(evt->cache + evt->lpos, evt->buf + evt->lpos, amount);
4368 
4369 	if (amount < count)
4370 		memcpy(evt->cache, evt->buf, count - amount);
4371 
4372 	dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), count);
4373 
4374 	return IRQ_WAKE_THREAD;
4375 }
4376 
dwc3_interrupt(int irq,void * _evt)4377 static irqreturn_t dwc3_interrupt(int irq, void *_evt)
4378 {
4379 	struct dwc3_event_buffer	*evt = _evt;
4380 
4381 	return dwc3_check_event_buf(evt);
4382 }
4383 
dwc3_gadget_get_irq(struct dwc3 * dwc)4384 static int dwc3_gadget_get_irq(struct dwc3 *dwc)
4385 {
4386 	struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
4387 	int irq;
4388 
4389 	irq = platform_get_irq_byname_optional(dwc3_pdev, "peripheral");
4390 	if (irq > 0)
4391 		goto out;
4392 
4393 	if (irq == -EPROBE_DEFER)
4394 		goto out;
4395 
4396 	irq = platform_get_irq_byname_optional(dwc3_pdev, "dwc_usb3");
4397 	if (irq > 0)
4398 		goto out;
4399 
4400 	if (irq == -EPROBE_DEFER)
4401 		goto out;
4402 
4403 	irq = platform_get_irq(dwc3_pdev, 0);
4404 	if (irq > 0)
4405 		goto out;
4406 
4407 	if (!irq)
4408 		irq = -EINVAL;
4409 
4410 out:
4411 	return irq;
4412 }
4413 
dwc_gadget_release(struct device * dev)4414 static void dwc_gadget_release(struct device *dev)
4415 {
4416 	struct usb_gadget *gadget = container_of(dev, struct usb_gadget, dev);
4417 
4418 	kfree(gadget);
4419 }
4420 
4421 /**
4422  * dwc3_gadget_init - initializes gadget related registers
4423  * @dwc: pointer to our controller context structure
4424  *
4425  * Returns 0 on success otherwise negative errno.
4426  */
dwc3_gadget_init(struct dwc3 * dwc)4427 int dwc3_gadget_init(struct dwc3 *dwc)
4428 {
4429 	int ret;
4430 	int irq;
4431 	struct device *dev;
4432 
4433 	irq = dwc3_gadget_get_irq(dwc);
4434 	if (irq < 0) {
4435 		ret = irq;
4436 		goto err0;
4437 	}
4438 
4439 	dwc->irq_gadget = irq;
4440 
4441 	dwc->ep0_trb = dma_alloc_coherent(dwc->sysdev,
4442 					  sizeof(*dwc->ep0_trb) * 2,
4443 					  &dwc->ep0_trb_addr, GFP_KERNEL);
4444 	if (!dwc->ep0_trb) {
4445 		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
4446 		ret = -ENOMEM;
4447 		goto err0;
4448 	}
4449 
4450 	dwc->setup_buf = kzalloc(DWC3_EP0_SETUP_SIZE, GFP_KERNEL);
4451 	if (!dwc->setup_buf) {
4452 		ret = -ENOMEM;
4453 		goto err1;
4454 	}
4455 
4456 	dwc->bounce = dma_alloc_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE,
4457 			&dwc->bounce_addr, GFP_KERNEL);
4458 	if (!dwc->bounce) {
4459 		ret = -ENOMEM;
4460 		goto err2;
4461 	}
4462 
4463 	init_completion(&dwc->ep0_in_setup);
4464 	dwc->gadget = kzalloc(sizeof(struct usb_gadget), GFP_KERNEL);
4465 	if (!dwc->gadget) {
4466 		ret = -ENOMEM;
4467 		goto err3;
4468 	}
4469 
4470 
4471 	usb_initialize_gadget(dwc->dev, dwc->gadget, dwc_gadget_release);
4472 	dev				= &dwc->gadget->dev;
4473 	dev->platform_data		= dwc;
4474 	dwc->gadget->ops		= &dwc3_gadget_ops;
4475 	dwc->gadget->speed		= USB_SPEED_UNKNOWN;
4476 	dwc->gadget->ssp_rate		= USB_SSP_GEN_UNKNOWN;
4477 	dwc->gadget->sg_supported	= true;
4478 	dwc->gadget->name		= "dwc3-gadget";
4479 	dwc->gadget->lpm_capable	= !dwc->usb2_gadget_lpm_disable;
4480 
4481 	/*
4482 	 * FIXME We might be setting max_speed to <SUPER, however versions
4483 	 * <2.20a of dwc3 have an issue with metastability (documented
4484 	 * elsewhere in this driver) which tells us we can't set max speed to
4485 	 * anything lower than SUPER.
4486 	 *
4487 	 * Because gadget.max_speed is only used by composite.c and function
4488 	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
4489 	 * to happen so we avoid sending SuperSpeed Capability descriptor
4490 	 * together with our BOS descriptor as that could confuse host into
4491 	 * thinking we can handle super speed.
4492 	 *
4493 	 * Note that, in fact, we won't even support GetBOS requests when speed
4494 	 * is less than super speed because we don't have means, yet, to tell
4495 	 * composite.c that we are USB 2.0 + LPM ECN.
4496 	 */
4497 	if (DWC3_VER_IS_PRIOR(DWC3, 220A) &&
4498 	    !dwc->dis_metastability_quirk)
4499 		dev_info(dwc->dev, "changing max_speed on rev %08x\n",
4500 				dwc->revision);
4501 
4502 	dwc->gadget->max_speed		= dwc->maximum_speed;
4503 	dwc->gadget->max_ssp_rate	= dwc->max_ssp_rate;
4504 
4505 	/*
4506 	 * REVISIT: Here we should clear all pending IRQs to be
4507 	 * sure we're starting from a well known location.
4508 	 */
4509 
4510 	ret = dwc3_gadget_init_endpoints(dwc, dwc->num_eps);
4511 	if (ret)
4512 		goto err4;
4513 
4514 	ret = usb_add_gadget(dwc->gadget);
4515 	if (ret) {
4516 		dev_err(dwc->dev, "failed to add gadget\n");
4517 		goto err5;
4518 	}
4519 
4520 	if (DWC3_IP_IS(DWC32) && dwc->maximum_speed == USB_SPEED_SUPER_PLUS)
4521 		dwc3_gadget_set_ssp_rate(dwc->gadget, dwc->max_ssp_rate);
4522 	else
4523 		dwc3_gadget_set_speed(dwc->gadget, dwc->maximum_speed);
4524 
4525 	return 0;
4526 
4527 err5:
4528 	dwc3_gadget_free_endpoints(dwc);
4529 err4:
4530 	usb_put_gadget(dwc->gadget);
4531 	dwc->gadget = NULL;
4532 err3:
4533 	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4534 			dwc->bounce_addr);
4535 
4536 err2:
4537 	kfree(dwc->setup_buf);
4538 
4539 err1:
4540 	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4541 			dwc->ep0_trb, dwc->ep0_trb_addr);
4542 
4543 err0:
4544 	return ret;
4545 }
4546 
4547 /* -------------------------------------------------------------------------- */
4548 
dwc3_gadget_exit(struct dwc3 * dwc)4549 void dwc3_gadget_exit(struct dwc3 *dwc)
4550 {
4551 	if (!dwc->gadget)
4552 		return;
4553 
4554 	usb_del_gadget(dwc->gadget);
4555 	dwc3_gadget_free_endpoints(dwc);
4556 	usb_put_gadget(dwc->gadget);
4557 	dma_free_coherent(dwc->sysdev, DWC3_BOUNCE_SIZE, dwc->bounce,
4558 			  dwc->bounce_addr);
4559 	kfree(dwc->setup_buf);
4560 	dma_free_coherent(dwc->sysdev, sizeof(*dwc->ep0_trb) * 2,
4561 			  dwc->ep0_trb, dwc->ep0_trb_addr);
4562 }
4563 
dwc3_gadget_suspend(struct dwc3 * dwc)4564 int dwc3_gadget_suspend(struct dwc3 *dwc)
4565 {
4566 	unsigned long flags;
4567 
4568 	if (!dwc->gadget_driver)
4569 		return 0;
4570 
4571 	dwc3_gadget_run_stop(dwc, false, false);
4572 
4573 	spin_lock_irqsave(&dwc->lock, flags);
4574 	dwc3_disconnect_gadget(dwc);
4575 	__dwc3_gadget_stop(dwc);
4576 	spin_unlock_irqrestore(&dwc->lock, flags);
4577 
4578 	return 0;
4579 }
4580 
dwc3_gadget_resume(struct dwc3 * dwc)4581 int dwc3_gadget_resume(struct dwc3 *dwc)
4582 {
4583 	int			ret;
4584 
4585 	if (!dwc->gadget_driver || !dwc->softconnect)
4586 		return 0;
4587 
4588 	ret = __dwc3_gadget_start(dwc);
4589 	if (ret < 0)
4590 		goto err0;
4591 
4592 	ret = dwc3_gadget_run_stop(dwc, true, false);
4593 	if (ret < 0)
4594 		goto err1;
4595 
4596 	return 0;
4597 
4598 err1:
4599 	__dwc3_gadget_stop(dwc);
4600 
4601 err0:
4602 	return ret;
4603 }
4604 
dwc3_gadget_process_pending_events(struct dwc3 * dwc)4605 void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
4606 {
4607 	if (dwc->pending_events) {
4608 		dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
4609 		dwc->pending_events = false;
4610 		enable_irq(dwc->irq_gadget);
4611 	}
4612 }
4613