1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* Copyright(c) 2007 - 2011 Realtek Corporation. */ 3 4 #ifndef __RTL8188E_SPEC_H__ 5 #define __RTL8188E_SPEC_H__ 6 7 /* 8192C Regsiter offset definition */ 8 9 #define HAL_PS_TIMER_INT_DELAY 50 /* 50 microseconds */ 10 #define HAL_92C_NAV_UPPER_UNIT 128 /* micro-second */ 11 12 #define MAC_ADDR_LEN 6 13 /* 8188E PKT_BUFF_ACCESS_CTRL value */ 14 #define TXPKT_BUF_SELECT 0x69 15 #define RXPKT_BUF_SELECT 0xA5 16 #define DISABLE_TRXPKT_BUF_ACCESS 0x0 17 18 /* 0x0000h ~ 0x00FFh System Configuration */ 19 #define REG_SYS_ISO_CTRL 0x0000 20 #define REG_SYS_FUNC_EN 0x0002 21 #define REG_APS_FSMCO 0x0004 22 #define REG_SYS_CLKR 0x0008 23 #define REG_9346CR 0x000A 24 #define REG_EE_VPD 0x000C 25 #define REG_AFE_MISC 0x0010 26 #define REG_SPS0_CTRL 0x0011 27 #define REG_SPS_OCP_CFG 0x0018 28 #define REG_RSV_CTRL 0x001C 29 #define REG_RF_CTRL 0x001F 30 #define REG_LDOA15_CTRL 0x0020 31 #define REG_LDOV12D_CTRL 0x0021 32 #define REG_LDOHCI12_CTRL 0x0022 33 #define REG_LPLDO_CTRL 0x0023 34 #define REG_AFE_XTAL_CTRL 0x0024 35 #define REG_AFE_PLL_CTRL 0x0028 36 #define REG_APE_PLL_CTRL_EXT 0x002c 37 #define REG_EFUSE_CTRL 0x0030 38 #define REG_EFUSE_TEST 0x0034 39 #define REG_GPIO_MUXCFG 0x0040 40 #define REG_GPIO_IO_SEL 0x0042 41 #define REG_MAC_PINMUX_CFG 0x0043 42 #define REG_GPIO_PIN_CTRL 0x0044 43 #define REG_GPIO_INTM 0x0048 44 #define REG_LEDCFG0 0x004C 45 #define REG_LEDCFG1 0x004D 46 #define REG_LEDCFG2 0x004E 47 #define REG_LEDCFG3 0x004F 48 #define REG_FSIMR 0x0050 49 #define REG_FSISR 0x0054 50 #define REG_HSIMR 0x0058 51 #define REG_HSISR 0x005c 52 #define REG_GPIO_PIN_CTRL_2 0x0060 /* RTL8723 WIFI/BT/GPS 53 * Multi-Function GPIO Pin Control. */ 54 #define REG_GPIO_IO_SEL_2 0x0062 /* RTL8723 WIFI/BT/GPS 55 * Multi-Function GPIO Select. */ 56 #define REG_BB_PAD_CTRL 0x0064 57 #define REG_MULTI_FUNC_CTRL 0x0068 /* RTL8723 WIFI/BT/GPS 58 * Multi-Function control source. */ 59 #define REG_GPIO_OUTPUT 0x006c 60 #define REG_AFE_XTAL_CTRL_EXT 0x0078 /* RTL8188E */ 61 #define REG_XCK_OUT_CTRL 0x007c /* RTL8188E */ 62 #define REG_MCUFWDL 0x0080 63 #define REG_WOL_EVENT 0x0081 /* RTL8188E */ 64 #define REG_MCUTSTCFG 0x0084 65 #define REG_HMEBOX_E0 0x0088 66 #define REG_HMEBOX_E1 0x008A 67 #define REG_HMEBOX_E2 0x008C 68 #define REG_HMEBOX_E3 0x008E 69 #define REG_HMEBOX_EXT_0 0x01F0 70 #define REG_HMEBOX_EXT_1 0x01F4 71 #define REG_HMEBOX_EXT_2 0x01F8 72 #define REG_HMEBOX_EXT_3 0x01FC 73 #define REG_HIMR_88E 0x00B0 74 #define REG_HISR_88E 0x00B4 75 #define REG_HIMRE_88E 0x00B8 76 #define REG_HISRE_88E 0x00BC 77 #define REG_EFUSE_ACCESS 0x00CF /* Efuse access protection 78 * for RTL8723 */ 79 #define REG_BIST_SCAN 0x00D0 80 #define REG_BIST_RPT 0x00D4 81 #define REG_BIST_ROM_RPT 0x00D8 82 #define REG_USB_SIE_INTF 0x00E0 83 #define REG_PCIE_MIO_INTF 0x00E4 84 #define REG_PCIE_MIO_INTD 0x00E8 85 #define REG_HPON_FSM 0x00EC 86 #define REG_SYS_CFG 0x00F0 87 #define REG_GPIO_OUTSTS 0x00F4 /* For RTL8723 only. */ 88 #define REG_TYPE_ID 0x00FC 89 90 #define REG_MAC_PHY_CTRL_NORMAL 0x00f8 91 92 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */ 93 #define REG_CR 0x0100 94 #define REG_PBP 0x0104 95 #define REG_PKT_BUFF_ACCESS_CTRL 0x0106 96 #define REG_TRXDMA_CTRL 0x010C 97 #define REG_TRXFF_BNDY 0x0114 98 #define REG_TRXFF_STATUS 0x0118 99 #define REG_RXFF_PTR 0x011C 100 /* define REG_HIMR 0x0120 */ 101 /* define REG_HISR 0x0124 */ 102 #define REG_HIMRE 0x0128 103 #define REG_HISRE 0x012C 104 #define REG_CPWM 0x012F 105 #define REG_FWIMR 0x0130 106 #define REG_FTIMR 0x0138 107 #define REG_FWISR 0x0134 108 #define REG_PKTBUF_DBG_CTRL 0x0140 109 #define REG_PKTBUF_DBG_ADDR (REG_PKTBUF_DBG_CTRL) 110 #define REG_RXPKTBUF_DBG (REG_PKTBUF_DBG_CTRL+2) 111 #define REG_TXPKTBUF_DBG (REG_PKTBUF_DBG_CTRL+3) 112 #define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL+2) 113 #define REG_PKTBUF_DBG_DATA_L 0x0144 114 #define REG_PKTBUF_DBG_DATA_H 0x0148 115 116 #define REG_TC0_CTRL 0x0150 117 #define REG_TC1_CTRL 0x0154 118 #define REG_TC2_CTRL 0x0158 119 #define REG_TC3_CTRL 0x015C 120 #define REG_TC4_CTRL 0x0160 121 #define REG_TCUNIT_BASE 0x0164 122 #define REG_MBIST_START 0x0174 123 #define REG_MBIST_DONE 0x0178 124 #define REG_MBIST_FAIL 0x017C 125 #define REG_32K_CTRL 0x0194 /* RTL8188E */ 126 #define REG_C2HEVT_MSG_NORMAL 0x01A0 127 #define REG_C2HEVT_CLEAR 0x01AF 128 #define REG_MCUTST_1 0x01c0 129 #define REG_FMETHR 0x01C8 130 #define REG_HMETFR 0x01CC 131 #define REG_HMEBOX_0 0x01D0 132 #define REG_HMEBOX_1 0x01D4 133 #define REG_HMEBOX_2 0x01D8 134 #define REG_HMEBOX_3 0x01DC 135 136 #define REG_LLT_INIT 0x01E0 137 138 /* 0x0200h ~ 0x027Fh TXDMA Configuration */ 139 #define REG_RQPN 0x0200 140 #define REG_FIFOPAGE 0x0204 141 #define REG_TDECTRL 0x0208 142 #define REG_TXDMA_OFFSET_CHK 0x020C 143 #define REG_TXDMA_STATUS 0x0210 144 #define REG_RQPN_NPQ 0x0214 145 146 /* 0x0280h ~ 0x02FFh RXDMA Configuration */ 147 #define REG_RXDMA_AGG_PG_TH 0x0280 148 #define REG_RXPKT_NUM 0x0284 149 #define REG_RXDMA_STATUS 0x0288 150 151 /* 0x0300h ~ 0x03FFh PCIe */ 152 #define REG_PCIE_CTRL_REG 0x0300 153 #define REG_INT_MIG 0x0304 /* Interrupt Migration */ 154 #define REG_BCNQ_DESA 0x0308 /* TX Beacon Descr Address */ 155 #define REG_HQ_DESA 0x0310 /* TX High Queue Descr Addr */ 156 #define REG_MGQ_DESA 0x0318 /* TX Manage Queue Descr Addr*/ 157 #define REG_VOQ_DESA 0x0320 /* TX VO Queue Descr Addr */ 158 #define REG_VIQ_DESA 0x0328 /* TX VI Queue Descr Addr */ 159 #define REG_BEQ_DESA 0x0330 /* TX BE Queue Descr Addr */ 160 #define REG_BKQ_DESA 0x0338 /* TX BK Queue Descr Addr */ 161 #define REG_RX_DESA 0x0340 /* RX Queue Descr Addr */ 162 #define REG_MDIO 0x0354 /* MDIO for Access PCIE PHY */ 163 #define REG_DBG_SEL 0x0360 /* Debug Selection Register */ 164 #define REG_PCIE_HRPWM 0x0361 /* PCIe RPWM */ 165 #define REG_PCIE_HCPWM 0x0363 /* PCIe CPWM */ 166 #define REG_WATCH_DOG 0x0368 167 168 /* RTL8723 series ------------------------------ */ 169 #define REG_PCIE_HISR 0x03A0 170 171 /* spec version 11 */ 172 /* 0x0400h ~ 0x047Fh Protocol Configuration */ 173 #define REG_VOQ_INFORMATION 0x0400 174 #define REG_VIQ_INFORMATION 0x0404 175 #define REG_BEQ_INFORMATION 0x0408 176 #define REG_BKQ_INFORMATION 0x040C 177 #define REG_MGQ_INFORMATION 0x0410 178 #define REG_HGQ_INFORMATION 0x0414 179 #define REG_BCNQ_INFORMATION 0x0418 180 #define REG_TXPKT_EMPTY 0x041A 181 182 #define REG_CPU_MGQ_INFORMATION 0x041C 183 #define REG_FWHW_TXQ_CTRL 0x0420 184 #define REG_HWSEQ_CTRL 0x0423 185 #define REG_TXPKTBUF_BCNQ_BDNY 0x0424 186 #define REG_TXPKTBUF_MGQ_BDNY 0x0425 187 #define REG_LIFETIME_EN 0x0426 188 #define REG_MULTI_BCNQ_OFFSET 0x0427 189 #define REG_SPEC_SIFS 0x0428 190 #define REG_RL 0x042A 191 #define REG_DARFRC 0x0430 192 #define REG_RARFRC 0x0438 193 #define REG_RRSR 0x0440 194 #define REG_ARFR0 0x0444 195 #define REG_ARFR1 0x0448 196 #define REG_ARFR2 0x044C 197 #define REG_ARFR3 0x0450 198 #define REG_AGGLEN_LMT 0x0458 199 #define REG_AMPDU_MIN_SPACE 0x045C 200 #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D 201 #define REG_FAST_EDCA_CTRL 0x0460 202 #define REG_RD_RESP_PKT_TH 0x0463 203 #define REG_INIRTS_RATE_SEL 0x0480 204 /* define REG_INIDATA_RATE_SEL 0x0484 */ 205 #define REG_POWER_STATUS 0x04A4 206 #define REG_POWER_STAGE1 0x04B4 207 #define REG_POWER_STAGE2 0x04B8 208 #define REG_PKT_VO_VI_LIFE_TIME 0x04C0 209 #define REG_PKT_BE_BK_LIFE_TIME 0x04C2 210 #define REG_STBC_SETTING 0x04C4 211 #define REG_PROT_MODE_CTRL 0x04C8 212 #define REG_MAX_AGGR_NUM 0x04CA 213 #define REG_RTS_MAX_AGGR_NUM 0x04CB 214 #define REG_BAR_MODE_CTRL 0x04CC 215 #define REG_RA_TRY_RATE_AGG_LMT 0x04CF 216 #define REG_EARLY_MODE_CONTROL 0x4D0 217 #define REG_NQOS_SEQ 0x04DC 218 #define REG_QOS_SEQ 0x04DE 219 #define REG_NEED_CPU_HANDLE 0x04E0 220 #define REG_PKT_LOSE_RPT 0x04E1 221 #define REG_PTCL_ERR_STATUS 0x04E2 222 #define REG_TX_RPT_CTRL 0x04EC 223 #define REG_TX_RPT_TIME 0x04F0 /* 2 byte */ 224 #define REG_DUMMY 0x04FC 225 226 /* 0x0500h ~ 0x05FFh EDCA Configuration */ 227 #define REG_EDCA_VO_PARAM 0x0500 228 #define REG_EDCA_VI_PARAM 0x0504 229 #define REG_EDCA_BE_PARAM 0x0508 230 #define REG_EDCA_BK_PARAM 0x050C 231 #define REG_BCNTCFG 0x0510 232 #define REG_PIFS 0x0512 233 #define REG_RDG_PIFS 0x0513 234 #define REG_SIFS_CTX 0x0514 235 #define REG_SIFS_TRX 0x0516 236 #define REG_TSFTR_SYN_OFFSET 0x0518 237 #define REG_AGGR_BREAK_TIME 0x051A 238 #define REG_SLOT 0x051B 239 #define REG_TX_PTCL_CTRL 0x0520 240 #define REG_TXPAUSE 0x0522 241 #define REG_DIS_TXREQ_CLR 0x0523 242 #define REG_RD_CTRL 0x0524 243 /* Format for offset 540h-542h: */ 244 /* [3:0]: TBTT prohibit setup in unit of 32us. The time for HW getting 245 * beacon content before TBTT. */ 246 /* [7:4]: Reserved. */ 247 /* [19:8]: TBTT prohibit hold in unit of 32us. The time for HW holding 248 * to send the beacon packet. */ 249 /* [23:20]: Reserved */ 250 /* Description: */ 251 /* | */ 252 /* |<--Setup--|--Hold------------>| */ 253 /* --------------|---------------------- */ 254 /* | */ 255 /* TBTT */ 256 /* Note: We cannot update beacon content to HW or send any AC packets during 257 * the time between Setup and Hold. */ 258 #define REG_TBTT_PROHIBIT 0x0540 259 #define REG_RD_NAV_NXT 0x0544 260 #define REG_NAV_PROT_LEN 0x0546 261 #define REG_BCN_CTRL 0x0550 262 #define REG_BCN_CTRL_1 0x0551 263 #define REG_MBID_NUM 0x0552 264 #define REG_DUAL_TSF_RST 0x0553 265 #define REG_BCN_INTERVAL 0x0554 266 #define REG_DRVERLYINT 0x0558 267 #define REG_BCNDMATIM 0x0559 268 #define REG_ATIMWND 0x055A 269 #define REG_BCN_MAX_ERR 0x055D 270 #define REG_RXTSF_OFFSET_CCK 0x055E 271 #define REG_RXTSF_OFFSET_OFDM 0x055F 272 #define REG_TSFTR 0x0560 273 #define REG_TSFTR1 0x0568 274 #define REG_ATIMWND_1 0x0570 275 #define REG_PSTIMER 0x0580 276 #define REG_TIMER0 0x0584 277 #define REG_TIMER1 0x0588 278 #define REG_ACMHWCTRL 0x05C0 279 280 /* define REG_FW_TSF_SYNC_CNT 0x04A0 */ 281 #define REG_FW_RESET_TSF_CNT_1 0x05FC 282 #define REG_FW_RESET_TSF_CNT_0 0x05FD 283 #define REG_FW_BCN_DIS_CNT 0x05FE 284 285 /* 0x0600h ~ 0x07FFh WMAC Configuration */ 286 #define REG_APSD_CTRL 0x0600 287 #define REG_BWOPMODE 0x0603 288 #define REG_TCR 0x0604 289 #define REG_RCR 0x0608 290 #define REG_RX_PKT_LIMIT 0x060C 291 #define REG_RX_DLK_TIME 0x060D 292 #define REG_RX_DRVINFO_SZ 0x060F 293 294 #define REG_MACID 0x0610 295 #define REG_BSSID 0x0618 296 #define REG_MAR 0x0620 297 #define REG_MBIDCAMCFG 0x0628 298 299 #define REG_USTIME_EDCA 0x0638 300 #define REG_MAC_SPEC_SIFS 0x063A 301 302 /* 20100719 Joseph: Hardware register definition change. (HW datasheet v54) */ 303 /* [15:8]SIFS_R2T_OFDM, [7:0]SIFS_R2T_CCK */ 304 #define REG_R2T_SIFS 0x063C 305 /* [15:8]SIFS_T2T_OFDM, [7:0]SIFS_T2T_CCK */ 306 #define REG_T2T_SIFS 0x063E 307 #define REG_ACKTO 0x0640 308 #define REG_CTS2TO 0x0641 309 #define REG_EIFS 0x0642 310 311 /* RXERR_RPT */ 312 #define RXERR_TYPE_OFDM_PPDU 0 313 #define RXERR_TYPE_OFDM_false_ALARM 1 314 #define RXERR_TYPE_OFDM_MPDU_OK 2 315 #define RXERR_TYPE_OFDM_MPDU_FAIL 3 316 #define RXERR_TYPE_CCK_PPDU 4 317 #define RXERR_TYPE_CCK_false_ALARM 5 318 #define RXERR_TYPE_CCK_MPDU_OK 6 319 #define RXERR_TYPE_CCK_MPDU_FAIL 7 320 #define RXERR_TYPE_HT_PPDU 8 321 #define RXERR_TYPE_HT_false_ALARM 9 322 #define RXERR_TYPE_HT_MPDU_TOTAL 10 323 #define RXERR_TYPE_HT_MPDU_OK 11 324 #define RXERR_TYPE_HT_MPDU_FAIL 12 325 #define RXERR_TYPE_RX_FULL_DROP 15 326 327 #define RXERR_COUNTER_MASK 0xFFFFF 328 #define RXERR_RPT_RST BIT(27) 329 #define _RXERR_RPT_SEL(type) ((type) << 28) 330 331 /* Note: */ 332 /* The NAV upper value is very important to WiFi 11n 5.2.3 NAV test. 333 * The default value is always too small, but the WiFi TestPlan test 334 * by 25,000 microseconds of NAV through sending CTS in the air. 335 * We must update this value greater than 25,000 microseconds to pass 336 * the item. The offset of NAV_UPPER in 8192C Spec is incorrect, and 337 * the offset should be 0x0652. */ 338 #define REG_NAV_UPPER 0x0652 /* unit of 128 */ 339 340 /* WMA, BA, CCX */ 341 /* define REG_NAV_CTRL 0x0650 */ 342 #define REG_BACAMCMD 0x0654 343 #define REG_BACAMCONTENT 0x0658 344 #define REG_LBDLY 0x0660 345 #define REG_FWDLY 0x0661 346 #define REG_RXERR_RPT 0x0664 347 #define REG_WMAC_TRXPTCL_CTL 0x0668 348 349 /* Security */ 350 #define REG_CAMCMD 0x0670 351 #define REG_CAMWRITE 0x0674 352 #define REG_CAMREAD 0x0678 353 #define REG_CAMDBG 0x067C 354 #define REG_SECCFG 0x0680 355 356 /* Power */ 357 #define REG_WOW_CTRL 0x0690 358 #define REG_PS_RX_INFO 0x0692 359 #define REG_UAPSD_TID 0x0693 360 #define REG_WKFMCAM_CMD 0x0698 361 #define REG_WKFMCAM_NUM_88E 0x698 362 #define REG_RXFLTMAP0 0x06A0 363 #define REG_RXFLTMAP1 0x06A2 364 #define REG_RXFLTMAP2 0x06A4 365 #define REG_BCN_PSR_RPT 0x06A8 366 #define REG_BT_COEX_TABLE 0x06C0 367 368 /* Hardware Port 2 */ 369 #define REG_MACID1 0x0700 370 #define REG_BSSID1 0x0708 371 372 /* 0xFE00h ~ 0xFE55h USB Configuration */ 373 #define REG_USB_INFO 0xFE17 374 #define REG_USB_SPECIAL_OPTION 0xFE55 375 #define REG_USB_DMA_AGG_TO 0xFE5B 376 #define REG_USB_AGG_TO 0xFE5C 377 #define REG_USB_AGG_TH 0xFE5D 378 379 /* For normal chip */ 380 #define REG_NORMAL_SIE_VID 0xFE60 /* 0xFE60~0xFE61 */ 381 #define REG_NORMAL_SIE_PID 0xFE62 /* 0xFE62~0xFE63 */ 382 #define REG_NORMAL_SIE_OPTIONAL 0xFE64 383 #define REG_NORMAL_SIE_EP 0xFE65 /* 0xFE65~0xFE67 */ 384 #define REG_NORMAL_SIE_PHY 0xFE68 /* 0xFE68~0xFE6B */ 385 #define REG_NORMAL_SIE_OPTIONAL2 0xFE6C 386 #define REG_NORMAL_SIE_GPS_EP 0xFE6D /* 0xFE6D, for RTL8723 only. */ 387 #define REG_NORMAL_SIE_MAC_ADDR 0xFE70 /* 0xFE70~0xFE75 */ 388 #define REG_NORMAL_SIE_STRING 0xFE80 /* 0xFE80~0xFEDF */ 389 390 /* TODO: use these definition when using REG_xxx naming rule. */ 391 /* NOTE: DO NOT Remove these definition. Use later. */ 392 393 #define EFUSE_CTRL REG_EFUSE_CTRL /* E-Fuse Control. */ 394 #define EFUSE_TEST REG_EFUSE_TEST /* E-Fuse Test. */ 395 #define MSR (REG_CR + 2) /* Media Status reg */ 396 #define ISR REG_HISR_88E 397 /* Timing Sync Function Timer Register. */ 398 #define TSFR REG_TSFTR 399 400 #define PBP REG_PBP 401 402 /* Redifine MACID register, to compatible prior ICs. */ 403 /* MAC ID Register, Offset 0x0050-0x0053 */ 404 #define IDR0 REG_MACID 405 /* MAC ID Register, Offset 0x0054-0x0055 */ 406 #define IDR4 (REG_MACID + 4) 407 408 /* 9. Security Control Registers (Offset: ) */ 409 /* IN 8190 Data Sheet is called CAMcmd */ 410 #define RWCAM REG_CAMCMD 411 /* Software write CAM input content */ 412 #define WCAMI REG_CAMWRITE 413 /* Software read/write CAM config */ 414 #define RCAMO REG_CAMREAD 415 #define CAMDBG REG_CAMDBG 416 /* Security Configuration Register */ 417 #define SECR REG_SECCFG 418 419 /* Unused register */ 420 #define UnusedRegister 0x1BF 421 #define DCAM UnusedRegister 422 #define PSR UnusedRegister 423 #define BBAddr UnusedRegister 424 #define PhyDataR UnusedRegister 425 426 /* Min Spacing related settings. */ 427 #define MAX_MSS_DENSITY_2T 0x13 428 #define MAX_MSS_DENSITY_1T 0x0A 429 430 /* EEPROM enable when set 1 */ 431 #define CmdEEPROM_En BIT(5) 432 /* System EEPROM select, 0: boot from E-FUSE, 1: The EEPROM used is 9346 */ 433 #define CmdEERPOMSEL BIT(4) 434 #define Cmd9346CR_9356SEL BIT(4) 435 436 /* 8192C GPIO MUX Configuration Register (offset 0x40, 4 byte) */ 437 #define GPIOSEL_GPIO 0 438 #define GPIOSEL_ENBT BIT(5) 439 440 /* 8192C GPIO PIN Control Register (offset 0x44, 4 byte) */ 441 /* GPIO pins input value */ 442 #define GPIO_IN REG_GPIO_PIN_CTRL 443 /* GPIO pins output value */ 444 #define GPIO_OUT (REG_GPIO_PIN_CTRL+1) 445 /* GPIO pins output enable when a bit is set to "1"; otherwise, 446 * input is configured. */ 447 #define GPIO_IO_SEL (REG_GPIO_PIN_CTRL+2) 448 #define GPIO_MOD (REG_GPIO_PIN_CTRL+3) 449 450 /* 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte) */ 451 #define HSIMR_GPIO12_0_INT_EN BIT(0) 452 #define HSIMR_SPS_OCP_INT_EN BIT(5) 453 #define HSIMR_RON_INT_EN BIT(6) 454 #define HSIMR_PDN_INT_EN BIT(7) 455 #define HSIMR_GPIO9_INT_EN BIT(25) 456 457 /* 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte) */ 458 #define HSISR_GPIO12_0_INT BIT(0) 459 #define HSISR_SPS_OCP_INT BIT(5) 460 #define HSISR_RON_INT_EN BIT(6) 461 #define HSISR_PDNINT BIT(7) 462 #define HSISR_GPIO9_INT BIT(25) 463 464 /* 8192C (MSR) Media Status Register (Offset 0x4C, 8 bits) */ 465 /* 466 Network Type 467 00: No link 468 01: Link in ad hoc network 469 10: Link in infrastructure network 470 11: AP mode 471 Default: 00b. 472 */ 473 #define MSR_NOLINK 0x00 474 #define MSR_ADHOC 0x01 475 #define MSR_INFRA 0x02 476 #define MSR_AP 0x03 477 478 /* 88E Driver Initialization Offload REG_FDHM0(Offset 0x88, 8 bits) */ 479 /* IOL config for REG_FDHM0(Reg0x88) */ 480 #define CMD_INIT_LLT BIT(0) 481 #define CMD_READ_EFUSE_MAP BIT(1) 482 #define CMD_EFUSE_PATCH BIT(2) 483 #define CMD_IOCONFIG BIT(3) 484 #define CMD_INIT_LLT_ERR BIT(4) 485 #define CMD_READ_EFUSE_MAP_ERR BIT(5) 486 #define CMD_EFUSE_PATCH_ERR BIT(6) 487 #define CMD_IOCONFIG_ERR BIT(7) 488 489 /* 6. Adaptive Control Registers (Offset: 0x0160 - 0x01CF) */ 490 /* 8192C Response Rate Set Register (offset 0x181, 24bits) */ 491 #define RRSR_1M BIT(0) 492 #define RRSR_2M BIT(1) 493 #define RRSR_5_5M BIT(2) 494 #define RRSR_11M BIT(3) 495 #define RRSR_6M BIT(4) 496 #define RRSR_9M BIT(5) 497 #define RRSR_12M BIT(6) 498 #define RRSR_18M BIT(7) 499 #define RRSR_24M BIT(8) 500 #define RRSR_36M BIT(9) 501 #define RRSR_48M BIT(10) 502 #define RRSR_54M BIT(11) 503 #define RRSR_MCS0 BIT(12) 504 #define RRSR_MCS1 BIT(13) 505 #define RRSR_MCS2 BIT(14) 506 #define RRSR_MCS3 BIT(15) 507 #define RRSR_MCS4 BIT(16) 508 #define RRSR_MCS5 BIT(17) 509 #define RRSR_MCS6 BIT(18) 510 #define RRSR_MCS7 BIT(19) 511 512 /* 8192C Response Rate Set Register (offset 0x1BF, 8bits) */ 513 /* WOL bit information */ 514 #define HAL92C_WOL_PTK_UPDATE_EVENT BIT(0) 515 #define HAL92C_WOL_GTK_UPDATE_EVENT BIT(1) 516 517 /* 8192C BW_OPMODE bits (Offset 0x203, 8bit) */ 518 #define BW_OPMODE_20MHZ BIT(2) 519 520 /* 8192C CAM Config Setting (offset 0x250, 1 byte) */ 521 #define CAM_VALID BIT(15) 522 #define CAM_NOTVALID 0x0000 523 #define CAM_USEDK BIT(5) 524 525 #define CAM_CONTENT_COUNT 8 526 527 #define CAM_NONE 0x0 528 #define CAM_WEP40 0x01 529 #define CAM_TKIP 0x02 530 #define CAM_AES 0x04 531 #define CAM_WEP104 0x05 532 #define CAM_SMS4 0x6 533 534 #define TOTAL_CAM_ENTRY 32 535 #define HALF_CAM_ENTRY 16 536 537 #define CAM_CONFIG_USEDK true 538 #define CAM_CONFIG_NO_USEDK false 539 540 #define CAM_WRITE BIT(16) 541 #define CAM_READ 0x00000000 542 #define CAM_POLLINIG BIT(31) 543 544 #define SCR_UseDK 0x01 545 #define SCR_TxSecEnable 0x02 546 #define SCR_RxSecEnable 0x04 547 548 /* 10. Power Save Control Registers (Offset: 0x0260 - 0x02DF) */ 549 #define WOW_PMEN BIT(0) /* Power management Enable. */ 550 #define WOW_WOMEN BIT(1) /* WoW function on or off. */ 551 #define WOW_MAGIC BIT(2) /* Magic packet */ 552 #define WOW_UWF BIT(3) /* Unicast Wakeup frame. */ 553 554 /* 12. Host Interrupt Status Registers (Offset: 0x0300 - 0x030F) */ 555 /* 8188 IMR/ISR bits */ 556 #define IMR_DISABLED_88E 0x0 557 /* IMR DW0(0x0060-0063) Bit 0-31 */ 558 #define IMR_TXCCK_88E BIT(30) /* TXRPT interrupt when CCX bit of the packet is set */ 559 #define IMR_PSTIMEOUT_88E BIT(29) /* Power Save Time Out Interrupt */ 560 #define IMR_GTINT4_88E BIT(28) /* When GTIMER4 expires, this bit is set to 1 */ 561 #define IMR_GTINT3_88E BIT(27) /* When GTIMER3 expires, this bit is set to 1 */ 562 #define IMR_TBDER_88E BIT(26) /* Transmit Beacon0 Error */ 563 #define IMR_TBDOK_88E BIT(25) /* Transmit Beacon0 OK */ 564 #define IMR_TSF_BIT32_TOGGLE_88E BIT(24) /* TSF Timer BIT32 toggle indication interrupt */ 565 #define IMR_BCNDMAINT0_88E BIT(20) /* Beacon DMA Interrupt 0 */ 566 #define IMR_BCNDERR0_88E BIT(16) /* Beacon Queue DMA Error 0 */ 567 #define IMR_HSISR_IND_ON_INT_88E BIT(15) /* HSISR Indicator (HSIMR & HSISR is true, this bit is set to 1) */ 568 #define IMR_BCNDMAINT_E_88E BIT(14) /* Beacon DMA Interrupt Extension for Win7 */ 569 #define IMR_ATIMEND_88E BIT(12) /* CTWidnow End or ATIM Window End */ 570 #define IMR_HISR1_IND_INT_88E BIT(11) /* HISR1 Indicator (HISR1 & HIMR1 is true, this bit is set to 1) */ 571 #define IMR_C2HCMD_88E BIT(10) /* CPU to Host Command INT Status, Write 1 clear */ 572 #define IMR_CPWM2_88E BIT(9) /* CPU power Mode exchange INT Status, Write 1 clear */ 573 #define IMR_CPWM_88E BIT(8) /* CPU power Mode exchange INT Status, Write 1 clear */ 574 #define IMR_HIGHDOK_88E BIT(7) /* High Queue DMA OK */ 575 #define IMR_MGNTDOK_88E BIT(6) /* Management Queue DMA OK */ 576 #define IMR_BKDOK_88E BIT(5) /* AC_BK DMA OK */ 577 #define IMR_BEDOK_88E BIT(4) /* AC_BE DMA OK */ 578 #define IMR_VIDOK_88E BIT(3) /* AC_VI DMA OK */ 579 #define IMR_VODOK_88E BIT(2) /* AC_VO DMA OK */ 580 #define IMR_RDU_88E BIT(1) /* Rx Descriptor Unavailable */ 581 #define IMR_ROK_88E BIT(0) /* Receive DMA OK */ 582 583 /* IMR DW1(0x00B4-00B7) Bit 0-31 */ 584 #define IMR_BCNDMAINT7_88E BIT(27) /* Beacon DMA Interrupt 7 */ 585 #define IMR_BCNDMAINT6_88E BIT(26) /* Beacon DMA Interrupt 6 */ 586 #define IMR_BCNDMAINT5_88E BIT(25) /* Beacon DMA Interrupt 5 */ 587 #define IMR_BCNDMAINT4_88E BIT(24) /* Beacon DMA Interrupt 4 */ 588 #define IMR_BCNDMAINT3_88E BIT(23) /* Beacon DMA Interrupt 3 */ 589 #define IMR_BCNDMAINT2_88E BIT(22) /* Beacon DMA Interrupt 2 */ 590 #define IMR_BCNDMAINT1_88E BIT(21) /* Beacon DMA Interrupt 1 */ 591 #define IMR_BCNDERR7_88E BIT(20) /* Beacon DMA Error Int 7 */ 592 #define IMR_BCNDERR6_88E BIT(19) /* Beacon DMA Error Int 6 */ 593 #define IMR_BCNDERR5_88E BIT(18) /* Beacon DMA Error Int 5 */ 594 #define IMR_BCNDERR4_88E BIT(17) /* Beacon DMA Error Int 4 */ 595 #define IMR_BCNDERR3_88E BIT(16) /* Beacon DMA Error Int 3 */ 596 #define IMR_BCNDERR2_88E BIT(15) /* Beacon DMA Error Int 2 */ 597 #define IMR_BCNDERR1_88E BIT(14) /* Beacon DMA Error Int 1 */ 598 #define IMR_ATIMEND_E_88E BIT(13) /* ATIM Window End Ext for Win7 */ 599 #define IMR_TXERR_88E BIT(11) /* Tx Err Flag Int Status, write 1 clear. */ 600 #define IMR_RXERR_88E BIT(10) /* Rx Err Flag INT Status, Write 1 clear */ 601 #define IMR_TXFOVW_88E BIT(9) /* Transmit FIFO Overflow */ 602 #define IMR_RXFOVW_88E BIT(8) /* Receive FIFO Overflow */ 603 604 #define HAL_NIC_UNPLUG_ISR 0xFFFFFFFF /* The value when the NIC is unplugged for PCI. */ 605 606 /* 8192C EFUSE */ 607 #define HWSET_MAX_SIZE 256 608 #define HWSET_MAX_SIZE_88E 512 609 610 /*=================================================================== 611 ===================================================================== 612 Here the register defines are for 92C. When the define is as same with 92C, 613 we will use the 92C's define for the consistency 614 So the following defines for 92C is not entire!!!!!! 615 ===================================================================== 616 =====================================================================*/ 617 /* 618 Based on Datasheet V33---090401 619 Register Summary 620 Current IOREG MAP 621 0x0000h ~ 0x00FFh System Configuration (256 Bytes) 622 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes) 623 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes) 624 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes) 625 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes) 626 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes) 627 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes) 628 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes) 629 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes) 630 */ 631 /* 8192C (TXPAUSE) transmission pause (Offset 0x522, 8 bits) */ 632 /* Note: */ 633 /* The bits of stopping AC(VO/VI/BE/BK) queue in datasheet 634 * RTL8192S/RTL8192C are wrong, */ 635 /* the correct arragement is VO - Bit0, VI - Bit1, BE - Bit2, 636 * and BK - Bit3. */ 637 /* 8723 and 88E may be not correct either in the earlier version. */ 638 #define StopBecon BIT(6) 639 #define StopHigh BIT(5) 640 #define StopMgt BIT(4) 641 #define StopBK BIT(3) 642 #define StopBE BIT(2) 643 #define StopVI BIT(1) 644 #define StopVO BIT(0) 645 646 /* 8192C (RCR) Receive Configuration Register(Offset 0x608, 32 bits) */ 647 #define RCR_APPFCS BIT(31) /* WMAC append FCS after payload */ 648 #define RCR_APP_MIC BIT(30) 649 #define RCR_APP_PHYSTS BIT(28) 650 #define RCR_APP_ICV BIT(29) 651 #define RCR_APP_PHYST_RXFF BIT(28) 652 #define RCR_APP_BA_SSN BIT(27) /* Accept BA SSN */ 653 #define RCR_ENMBID BIT(24) /* Enable Multiple BssId. */ 654 #define RCR_LSIGEN BIT(23) 655 #define RCR_MFBEN BIT(22) 656 #define RCR_HTC_LOC_CTRL BIT(14) /* MFC<--HTC=1 MFC-->HTC=0 */ 657 #define RCR_AMF BIT(13) /* Accept management type frame */ 658 #define RCR_ACF BIT(12) /* Accept control type frame */ 659 #define RCR_ADF BIT(11) /* Accept data type frame */ 660 #define RCR_AICV BIT(9) /* Accept ICV error packet */ 661 #define RCR_ACRC32 BIT(8) /* Accept CRC32 error packet */ 662 #define RCR_CBSSID_BCN BIT(7) /* Accept BSSID match packet 663 * (Rx beacon, probe rsp) */ 664 #define RCR_CBSSID_DATA BIT(6) /* Accept BSSID match (Data)*/ 665 #define RCR_CBSSID RCR_CBSSID_DATA /* Accept BSSID match */ 666 #define RCR_APWRMGT BIT(5) /* Accept power management pkt*/ 667 #define RCR_ADD3 BIT(4) /* Accept address 3 match pkt */ 668 #define RCR_AB BIT(3) /* Accept broadcast packet */ 669 #define RCR_AM BIT(2) /* Accept multicast packet */ 670 #define RCR_APM BIT(1) /* Accept physical match pkt */ 671 #define RCR_AAP BIT(0) /* Accept all unicast packet */ 672 #define RCR_MXDMA_OFFSET 8 673 #define RCR_FIFO_OFFSET 13 674 675 /* 0xFE00h ~ 0xFE55h USB Configuration */ 676 #define REG_USB_INFO 0xFE17 677 #define REG_USB_SPECIAL_OPTION 0xFE55 678 #define REG_USB_DMA_AGG_TO 0xFE5B 679 #define REG_USB_AGG_TO 0xFE5C 680 #define REG_USB_AGG_TH 0xFE5D 681 682 #define REG_USB_HRPWM 0xFE58 683 #define REG_USB_HCPWM 0xFE57 684 /* 8192C Regsiter Bit and Content definition */ 685 /* 0x0000h ~ 0x00FFh System Configuration */ 686 687 /* 2 SYS_ISO_CTRL */ 688 #define ISO_MD2PP BIT(0) 689 #define ISO_UA2USB BIT(1) 690 #define ISO_UD2CORE BIT(2) 691 #define ISO_PA2PCIE BIT(3) 692 #define ISO_PD2CORE BIT(4) 693 #define ISO_IP2MAC BIT(5) 694 #define ISO_DIOP BIT(6) 695 #define ISO_DIOE BIT(7) 696 #define ISO_EB2CORE BIT(8) 697 #define ISO_DIOR BIT(9) 698 #define PWC_EV12V BIT(15) 699 700 /* 2 SYS_FUNC_EN */ 701 #define FEN_BBRSTB BIT(0) 702 #define FEN_BB_GLB_RSTn BIT(1) 703 #define FEN_USBA BIT(2) 704 #define FEN_UPLL BIT(3) 705 #define FEN_USBD BIT(4) 706 #define FEN_DIO_PCIE BIT(5) 707 #define FEN_PCIEA BIT(6) 708 #define FEN_PPLL BIT(7) 709 #define FEN_PCIED BIT(8) 710 #define FEN_DIOE BIT(9) 711 #define FEN_CPUEN BIT(10) 712 #define FEN_DCORE BIT(11) 713 #define FEN_ELDR BIT(12) 714 #define FEN_DIO_RF BIT(13) 715 #define FEN_HWPDN BIT(14) 716 #define FEN_MREGEN BIT(15) 717 718 /* 2 APS_FSMCO */ 719 #define PFM_LDALL BIT(0) 720 #define PFM_ALDN BIT(1) 721 #define PFM_LDKP BIT(2) 722 #define PFM_WOWL BIT(3) 723 #define EnPDN BIT(4) 724 #define PDN_PL BIT(5) 725 #define APFM_ONMAC BIT(8) 726 #define APFM_OFF BIT(9) 727 #define APFM_RSM BIT(10) 728 #define AFSM_HSUS BIT(11) 729 #define AFSM_PCIE BIT(12) 730 #define APDM_MAC BIT(13) 731 #define APDM_HOST BIT(14) 732 #define APDM_HPDN BIT(15) 733 #define RDY_MACON BIT(16) 734 #define SUS_HOST BIT(17) 735 #define ROP_ALD BIT(20) 736 #define ROP_PWR BIT(21) 737 #define ROP_SPS BIT(22) 738 #define SOP_MRST BIT(25) 739 #define SOP_FUSE BIT(26) 740 #define SOP_ABG BIT(27) 741 #define SOP_AMB BIT(28) 742 #define SOP_RCK BIT(29) 743 #define SOP_A8M BIT(30) 744 #define XOP_BTCK BIT(31) 745 746 /* 2 SYS_CLKR */ 747 #define ANAD16V_EN BIT(0) 748 #define ANA8M BIT(1) 749 #define MACSLP BIT(4) 750 #define LOADER_CLK_EN BIT(5) 751 752 /* 2 9346CR */ 753 754 #define BOOT_FROM_EEPROM BIT(4) 755 #define EEPROM_EN BIT(5) 756 757 /* 2 SPS0_CTRL */ 758 759 /* 2 SPS_OCP_CFG */ 760 761 /* 2 RF_CTRL */ 762 #define RF_EN BIT(0) 763 #define RF_RSTB BIT(1) 764 #define RF_SDMRSTB BIT(2) 765 766 /* 2 LDOV12D_CTRL */ 767 #define LDV12_EN BIT(0) 768 #define LDV12_SDBY BIT(1) 769 #define LPLDO_HSM BIT(2) 770 #define LPLDO_LSM_DIS BIT(3) 771 #define _LDV12_VADJ(x) (((x) & 0xF) << 4) 772 773 /* 2EFUSE_CTRL */ 774 #define ALD_EN BIT(18) 775 #define EF_PD BIT(19) 776 #define EF_FLAG BIT(31) 777 778 /* 2 EFUSE_TEST (For RTL8723 partially) */ 779 #define EF_TRPT BIT(7) 780 /* 00: Wifi Efuse, 01: BT Efuse0, 10: BT Efuse1, 11: BT Efuse2 */ 781 #define EF_CELL_SEL (BIT(8)|BIT(9)) 782 #define LDOE25_EN BIT(31) 783 #define EFUSE_SEL(x) (((x) & 0x3) << 8) 784 #define EFUSE_SEL_MASK 0x300 785 #define EFUSE_WIFI_SEL_0 0x0 786 #define EFUSE_BT_SEL_0 0x1 787 #define EFUSE_BT_SEL_1 0x2 788 #define EFUSE_BT_SEL_2 0x3 789 790 #define EFUSE_ACCESS_ON 0x69 /* For RTL8723 only. */ 791 #define EFUSE_ACCESS_OFF 0x00 /* For RTL8723 only. */ 792 793 /* 2 8051FWDL */ 794 /* 2 MCUFWDL */ 795 #define MCUFWDL_EN BIT(0) 796 #define MCUFWDL_RDY BIT(1) 797 #define FWDL_CHKSUM_RPT BIT(2) 798 #define MACINI_RDY BIT(3) 799 #define BBINI_RDY BIT(4) 800 #define RFINI_RDY BIT(5) 801 #define WINTINI_RDY BIT(6) 802 #define RAM_DL_SEL BIT(7) /* 1:RAM, 0:ROM */ 803 #define ROM_DLEN BIT(19) 804 #define CPRST BIT(23) 805 806 /* 2 REG_SYS_CFG */ 807 #define XCLK_VLD BIT(0) 808 #define ACLK_VLD BIT(1) 809 #define UCLK_VLD BIT(2) 810 #define PCLK_VLD BIT(3) 811 #define PCIRSTB BIT(4) 812 #define V15_VLD BIT(5) 813 #define SW_OFFLOAD_EN BIT(7) 814 #define SIC_IDLE BIT(8) 815 #define BD_MAC2 BIT(9) 816 #define BD_MAC1 BIT(10) 817 #define IC_MACPHY_MODE BIT(11) 818 #define CHIP_VER (BIT(12)|BIT(13)|BIT(14)|BIT(15)) 819 #define BT_FUNC BIT(16) 820 #define VENDOR_ID BIT(19) 821 #define PAD_HWPD_IDN BIT(22) 822 #define TRP_VAUX_EN BIT(23) /* RTL ID */ 823 #define TRP_BT_EN BIT(24) 824 #define BD_PKG_SEL BIT(25) 825 #define BD_HCI_SEL BIT(26) 826 #define TYPE_ID BIT(27) 827 828 #define CHIP_VER_RTL_MASK 0xF000 /* Bit 12 ~ 15 */ 829 #define CHIP_VER_RTL_SHIFT 12 830 831 /* 2REG_GPIO_OUTSTS (For RTL8723 only) */ 832 #define EFS_HCI_SEL (BIT(0)|BIT(1)) 833 #define PAD_HCI_SEL (BIT(2)|BIT(3)) 834 #define HCI_SEL (BIT(4)|BIT(5)) 835 #define PKG_SEL_HCI BIT(6) 836 #define FEN_GPS BIT(7) 837 #define FEN_BT BIT(8) 838 #define FEN_WL BIT(9) 839 #define FEN_PCI BIT(10) 840 #define FEN_USB BIT(11) 841 #define BTRF_HWPDN_N BIT(12) 842 #define WLRF_HWPDN_N BIT(13) 843 #define PDN_BT_N BIT(14) 844 #define PDN_GPS_N BIT(15) 845 #define BT_CTL_HWPDN BIT(16) 846 #define GPS_CTL_HWPDN BIT(17) 847 #define PPHY_SUSB BIT(20) 848 #define UPHY_SUSB BIT(21) 849 #define PCI_SUSEN BIT(22) 850 #define USB_SUSEN BIT(23) 851 #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28)) 852 853 /* 2SYS_CFG */ 854 #define RTL_ID BIT(23) /* TestChip ID, 1:Test(RLE); 0:MP(RL) */ 855 856 /* 0x0100h ~ 0x01FFh MACTOP General Configuration */ 857 858 /* 2 Function Enable Registers */ 859 /* 2 CR */ 860 861 #define HCI_TXDMA_EN BIT(0) 862 #define HCI_RXDMA_EN BIT(1) 863 #define TXDMA_EN BIT(2) 864 #define RXDMA_EN BIT(3) 865 #define PROTOCOL_EN BIT(4) 866 #define SCHEDULE_EN BIT(5) 867 #define MACTXEN BIT(6) 868 #define MACRXEN BIT(7) 869 #define ENSWBCN BIT(8) 870 #define ENSEC BIT(9) 871 #define CALTMR_EN BIT(10) /* 32k CAL TMR enable */ 872 873 /* Network type */ 874 #define _NETTYPE(x) (((x) & 0x3) << 16) 875 #define MASK_NETTYPE 0x30000 876 #define NT_NO_LINK 0x0 877 #define NT_LINK_AD_HOC 0x1 878 #define NT_LINK_AP 0x2 879 #define NT_AS_AP 0x3 880 881 /* 2 PBP - Page Size Register */ 882 #define GET_RX_PAGE_SIZE(value) ((value) & 0xF) 883 #define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4) 884 #define _PSRX_MASK 0xF 885 #define _PSTX_MASK 0xF0 886 #define _PSRX(x) (x) 887 #define _PSTX(x) ((x) << 4) 888 889 #define PBP_128 0x1 890 891 /* 2 TX/RXDMA */ 892 #define RXDMA_ARBBW_EN BIT(0) 893 #define RXSHFT_EN BIT(1) 894 #define RXDMA_AGG_EN BIT(2) 895 #define QS_VO_QUEUE BIT(8) 896 #define QS_VI_QUEUE BIT(9) 897 #define QS_BE_QUEUE BIT(10) 898 #define QS_BK_QUEUE BIT(11) 899 #define QS_MANAGER_QUEUE BIT(12) 900 #define QS_HIGH_QUEUE BIT(13) 901 902 #define HQSEL_VOQ BIT(0) 903 #define HQSEL_VIQ BIT(1) 904 #define HQSEL_BEQ BIT(2) 905 #define HQSEL_BKQ BIT(3) 906 #define HQSEL_MGTQ BIT(4) 907 #define HQSEL_HIQ BIT(5) 908 909 /* For normal driver, 0x10C */ 910 #define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14) 911 #define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12) 912 #define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10) 913 #define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8 ) 914 #define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6 ) 915 #define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4 ) 916 917 #define QUEUE_LOW 1 918 #define QUEUE_NORMAL 2 919 #define QUEUE_HIGH 3 920 921 /* 2 TRXFF_BNDY */ 922 923 /* 2 LLT_INIT */ 924 #define _LLT_NO_ACTIVE 0x0 925 #define _LLT_WRITE_ACCESS 0x1 926 #define _LLT_READ_ACCESS 0x2 927 928 #define _LLT_INIT_DATA(x) ((x) & 0xFF) 929 #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8) 930 #define _LLT_OP(x) (((x) & 0x3) << 30) 931 #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3) 932 933 /* 0x0200h ~ 0x027Fh TXDMA Configuration */ 934 /* 2RQPN */ 935 #define _HPQ(x) ((x) & 0xFF) 936 #define _LPQ(x) (((x) & 0xFF) << 8) 937 #define _PUBQ(x) (((x) & 0xFF) << 16) 938 /* NOTE: in RQPN_NPQ register */ 939 #define _NPQ(x) ((x) & 0xFF) 940 941 #define HPQ_PUBLIC_DIS BIT(24) 942 #define LPQ_PUBLIC_DIS BIT(25) 943 #define LD_RQPN BIT(31) 944 945 /* 2TDECTRL */ 946 #define BCN_VALID BIT(16) 947 #define BCN_HEAD(x) (((x) & 0xFF) << 8) 948 #define BCN_HEAD_MASK 0xFF00 949 950 /* 2 TDECTL */ 951 #define BLK_DESC_NUM_SHIFT 4 952 #define BLK_DESC_NUM_MASK 0xF 953 954 /* 2 TXDMA_OFFSET_CHK */ 955 #define DROP_DATA_EN BIT(9) 956 957 /* 0x0280h ~ 0x028Bh RX DMA Configuration */ 958 959 /* REG_RXDMA_CONTROL, 0x0286h */ 960 961 /* 2 REG_RXPKT_NUM, 0x0284 */ 962 #define RXPKT_RELEASE_POLL BIT(16) 963 #define RXDMA_IDLE BIT(17) 964 #define RW_RELEASE_EN BIT(18) 965 966 /* 0x0400h ~ 0x047Fh Protocol Configuration */ 967 /* 2 FWHW_TXQ_CTRL */ 968 #define EN_AMPDU_RTY_NEW BIT(7) 969 970 /* 2 SPEC SIFS */ 971 #define _SPEC_SIFS_CCK(x) ((x) & 0xFF) 972 #define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8) 973 974 /* 2 RL */ 975 #define RETRY_LIMIT_SHORT_SHIFT 8 976 #define RETRY_LIMIT_LONG_SHIFT 0 977 978 /* 0x0500h ~ 0x05FFh EDCA Configuration */ 979 980 /* 2 EDCA setting */ 981 #define AC_PARAM_TXOP_LIMIT_OFFSET 16 982 #define AC_PARAM_ECW_MAX_OFFSET 12 983 #define AC_PARAM_ECW_MIN_OFFSET 8 984 #define AC_PARAM_AIFS_OFFSET 0 985 986 #define _LRL(x) ((x) & 0x3F) 987 #define _SRL(x) (((x) & 0x3F) << 8) 988 989 /* 2 BCN_CTRL */ 990 #define EN_MBSSID BIT(1) 991 #define EN_TXBCN_RPT BIT(2) 992 #define EN_BCN_FUNCTION BIT(3) 993 #define DIS_TSF_UPDATE BIT(3) 994 995 /* The same function but different bit field. */ 996 #define DIS_TSF_UDT0_NORMAL_CHIP BIT(4) 997 #define DIS_TSF_UDT0_TEST_CHIP BIT(5) 998 #define STOP_BCNQ BIT(6) 999 1000 /* 2 ACMHWCTRL */ 1001 #define ACMHW_BEQEN BIT(1) 1002 #define ACMHW_VIQEN BIT(2) 1003 #define ACMHW_VOQEN BIT(3) 1004 1005 /* 0x0600h ~ 0x07FFh WMAC Configuration */ 1006 /* 2APSD_CTRL */ 1007 #define APSDOFF BIT(6) 1008 #define APSDOFF_STATUS BIT(7) 1009 1010 #define RATE_BITMAP_ALL 0xFFFFF 1011 1012 /* Only use CCK 1M rate for ACK */ 1013 #define RATE_RRSR_CCK_ONLY_1M 0xFFFF1 1014 1015 /* 2 TCR */ 1016 #define TSFRST BIT(0) 1017 #define DIS_GCLK BIT(1) 1018 #define PAD_SEL BIT(2) 1019 #define PWR_ST BIT(6) 1020 #define PWRBIT_OW_EN BIT(7) 1021 #define ACRC BIT(8) 1022 #define CFENDFORM BIT(9) 1023 #define ICV BIT(10) 1024 1025 /* 2 RCR */ 1026 #define AAP BIT(0) 1027 #define APM BIT(1) 1028 #define AM BIT(2) 1029 #define AB BIT(3) 1030 #define ADD3 BIT(4) 1031 #define APWRMGT BIT(5) 1032 #define CBSSID BIT(6) 1033 #define CBSSID_DATA BIT(6) 1034 #define CBSSID_BCN BIT(7) 1035 #define ACRC32 BIT(8) 1036 #define AICV BIT(9) 1037 #define ADF BIT(11) 1038 #define ACF BIT(12) 1039 #define AMF BIT(13) 1040 #define HTC_LOC_CTRL BIT(14) 1041 #define UC_DATA_EN BIT(16) 1042 #define BM_DATA_EN BIT(17) 1043 #define MFBEN BIT(22) 1044 #define LSIGEN BIT(23) 1045 #define EnMBID BIT(24) 1046 #define APP_BASSN BIT(27) 1047 #define APP_PHYSTS BIT(28) 1048 #define APP_ICV BIT(29) 1049 #define APP_MIC BIT(30) 1050 #define APP_FCS BIT(31) 1051 1052 /* 2 SECCFG */ 1053 #define SCR_TxUseDK BIT(0) /* Force Tx Use Default Key */ 1054 #define SCR_RxUseDK BIT(1) /* Force Rx Use Default Key */ 1055 #define SCR_TxEncEnable BIT(2) /* Enable Tx Encryption */ 1056 #define SCR_RxDecEnable BIT(3) /* Enable Rx Decryption */ 1057 #define SCR_SKByA2 BIT(4) /* Search kEY BY A2 */ 1058 #define SCR_NoSKMC BIT(5) /* No Key Search Multicast */ 1059 #define SCR_TXBCUSEDK BIT(6) /* Force Tx Bcast pkt Use Default Key */ 1060 #define SCR_RXBCUSEDK BIT(7) /* Force Rx Bcast pkt Use Default Key */ 1061 1062 /* RTL8188E SDIO Configuration */ 1063 1064 /* I/O bus domain address mapping */ 1065 #define SDIO_LOCAL_BASE 0x10250000 1066 #define WLAN_IOREG_BASE 0x10260000 1067 #define FIRMWARE_FIFO_BASE 0x10270000 1068 #define TX_HIQ_BASE 0x10310000 1069 #define TX_MIQ_BASE 0x10320000 1070 #define TX_LOQ_BASE 0x10330000 1071 #define RX_RX0FF_BASE 0x10340000 1072 1073 /* SDIO host local register space mapping. */ 1074 #define SDIO_LOCAL_MSK 0x0FFF 1075 #define WLAN_IOREG_MSK 0x7FFF 1076 #define WLAN_FIFO_MSK 0x1FFF /* Aggregation Length[12:0] */ 1077 #define WLAN_RX0FF_MSK 0x0003 1078 1079 /* Without ref to the SDIO Device ID */ 1080 #define SDIO_WITHOUT_REF_DEVICE_ID 0 1081 #define SDIO_LOCAL_DEVICE_ID 0 /* 0b[16], 000b[15:13] */ 1082 #define WLAN_TX_HIQ_DEVICE_ID 4 /* 0b[16], 100b[15:13] */ 1083 #define WLAN_TX_MIQ_DEVICE_ID 5 /* 0b[16], 101b[15:13] */ 1084 #define WLAN_TX_LOQ_DEVICE_ID 6 /* 0b[16], 110b[15:13] */ 1085 #define WLAN_RX0FF_DEVICE_ID 7 /* 0b[16], 111b[15:13] */ 1086 #define WLAN_IOREG_DEVICE_ID 8 /* 1b[16] */ 1087 1088 /* SDIO Tx Free Page Index */ 1089 #define HI_QUEUE_IDX 0 1090 #define MID_QUEUE_IDX 1 1091 #define LOW_QUEUE_IDX 2 1092 #define PUBLIC_QUEUE_IDX 3 1093 1094 #define SDIO_MAX_TX_QUEUE 3 /* HIQ, MIQ and LOQ */ 1095 #define SDIO_MAX_RX_QUEUE 1 1096 1097 /* SDIO Tx Control */ 1098 #define SDIO_REG_TX_CTRL 0x0000 1099 /* SDIO Host Interrupt Mask */ 1100 #define SDIO_REG_HIMR 0x0014 1101 /* SDIO Host Interrupt Service Routine */ 1102 #define SDIO_REG_HISR 0x0018 1103 /* HCI Current Power Mode */ 1104 #define SDIO_REG_HCPWM 0x0019 1105 /* RXDMA Request Length */ 1106 #define SDIO_REG_RX0_REQ_LEN 0x001C 1107 /* Free Tx Buffer Page */ 1108 #define SDIO_REG_FREE_TXPG 0x0020 1109 /* HCI Current Power Mode 1 */ 1110 #define SDIO_REG_HCPWM1 0x0024 1111 /* HCI Current Power Mode 2 */ 1112 #define SDIO_REG_HCPWM2 0x0026 1113 /* HTSF Informaion */ 1114 #define SDIO_REG_HTSFR_INFO 0x0030 1115 /* HCI Request Power Mode 1 */ 1116 #define SDIO_REG_HRPWM1 0x0080 1117 /* HCI Request Power Mode 2 */ 1118 #define SDIO_REG_HRPWM2 0x0082 1119 /* HCI Power Save Clock */ 1120 #define SDIO_REG_HPS_CLKR 0x0084 1121 /* SDIO HCI Suspend Control */ 1122 #define SDIO_REG_HSUS_CTRL 0x0086 1123 /* SDIO Host Extension Interrupt Mask Always */ 1124 #define SDIO_REG_HIMR_ON 0x0090 1125 /* SDIO Host Extension Interrupt Status Always */ 1126 #define SDIO_REG_HISR_ON 0x0091 1127 1128 #define SDIO_HIMR_DISABLED 0 1129 1130 /* RTL8188E SDIO Host Interrupt Mask Register */ 1131 #define SDIO_HIMR_RX_REQUEST_MSK BIT(0) 1132 #define SDIO_HIMR_AVAL_MSK BIT(1) 1133 #define SDIO_HIMR_TXERR_MSK BIT(2) 1134 #define SDIO_HIMR_RXERR_MSK BIT(3) 1135 #define SDIO_HIMR_TXFOVW_MSK BIT(4) 1136 #define SDIO_HIMR_RXFOVW_MSK BIT(5) 1137 #define SDIO_HIMR_TXBCNOK_MSK BIT(6) 1138 #define SDIO_HIMR_TXBCNERR_MSK BIT(7) 1139 #define SDIO_HIMR_BCNERLY_INT_MSK BIT(16) 1140 #define SDIO_HIMR_C2HCMD_MSK BIT(17) 1141 #define SDIO_HIMR_CPWM1_MSK BIT(18) 1142 #define SDIO_HIMR_CPWM2_MSK BIT(19) 1143 #define SDIO_HIMR_HSISR_IND_MSK BIT(20) 1144 #define SDIO_HIMR_GTINT3_IND_MSK BIT(21) 1145 #define SDIO_HIMR_GTINT4_IND_MSK BIT(22) 1146 #define SDIO_HIMR_PSTIMEOUT_MSK BIT(23) 1147 #define SDIO_HIMR_OCPINT_MSK BIT(24) 1148 #define SDIO_HIMR_ATIMEND_MSK BIT(25) 1149 #define SDIO_HIMR_ATIMEND_E_MSK BIT(26) 1150 #define SDIO_HIMR_CTWEND_MSK BIT(27) 1151 1152 /* RTL8188E SDIO Specific */ 1153 #define SDIO_HIMR_MCU_ERR_MSK BIT(28) 1154 #define SDIO_HIMR_TSF_BIT32_TOGGLE_MSK BIT(29) 1155 1156 /* SDIO Host Interrupt Service Routine */ 1157 #define SDIO_HISR_RX_REQUEST BIT(0) 1158 #define SDIO_HISR_AVAL BIT(1) 1159 #define SDIO_HISR_TXERR BIT(2) 1160 #define SDIO_HISR_RXERR BIT(3) 1161 #define SDIO_HISR_TXFOVW BIT(4) 1162 #define SDIO_HISR_RXFOVW BIT(5) 1163 #define SDIO_HISR_TXBCNOK BIT(6) 1164 #define SDIO_HISR_TXBCNERR BIT(7) 1165 #define SDIO_HISR_BCNERLY_INT BIT(16) 1166 #define SDIO_HISR_C2HCMD BIT(17) 1167 #define SDIO_HISR_CPWM1 BIT(18) 1168 #define SDIO_HISR_CPWM2 BIT(19) 1169 #define SDIO_HISR_HSISR_IND BIT(20) 1170 #define SDIO_HISR_GTINT3_IND BIT(21) 1171 #define SDIO_HISR_GTINT4_IND BIT(22) 1172 #define SDIO_HISR_PSTIME BIT(23) 1173 #define SDIO_HISR_OCPINT BIT(24) 1174 #define SDIO_HISR_ATIMEND BIT(25) 1175 #define SDIO_HISR_ATIMEND_E BIT(26) 1176 #define SDIO_HISR_CTWEND BIT(27) 1177 1178 /* RTL8188E SDIO Specific */ 1179 #define SDIO_HISR_MCU_ERR BIT(28) 1180 #define SDIO_HISR_TSF_BIT32_TOGGLE BIT(29) 1181 1182 #define MASK_SDIO_HISR_CLEAR \ 1183 (SDIO_HISR_TXERR | SDIO_HISR_RXERR | SDIO_HISR_TXFOVW |\ 1184 SDIO_HISR_RXFOVW | SDIO_HISR_TXBCNOK | SDIO_HISR_TXBCNERR |\ 1185 SDIO_HISR_C2HCMD | SDIO_HISR_CPWM1 | SDIO_HISR_CPWM2 |\ 1186 SDIO_HISR_HSISR_IND | SDIO_HISR_GTINT3_IND | SDIO_HISR_GTINT4_IND |\ 1187 SDIO_HISR_PSTIMEOUT | SDIO_HISR_OCPINT) 1188 1189 /* SDIO HCI Suspend Control Register */ 1190 #define HCI_RESUME_PWR_RDY BIT(1) 1191 #define HCI_SUS_CTRL BIT(0) 1192 1193 /* SDIO Tx FIFO related */ 1194 /* The number of Tx FIFO free page */ 1195 #define SDIO_TX_FREE_PG_QUEUE 4 1196 #define SDIO_TX_FIFO_PAGE_SZ 128 1197 1198 /* 0xFE00h ~ 0xFE55h USB Configuration */ 1199 1200 /* 2 USB Information (0xFE17) */ 1201 #define USB_IS_HIGH_SPEED 0 1202 #define USB_IS_FULL_SPEED 1 1203 #define USB_SPEED_MASK BIT(5) 1204 1205 #define USB_NORMAL_SIE_EP_MASK 0xF 1206 #define USB_NORMAL_SIE_EP_SHIFT 4 1207 1208 /* 2 Special Option */ 1209 #define USB_AGG_EN BIT(3) 1210 1211 /* 0; Use interrupt endpoint to upload interrupt pkt */ 1212 /* 1; Use bulk endpoint to upload interrupt pkt, */ 1213 #define INT_BULK_SEL BIT(4) 1214 1215 /* 2REG_C2HEVT_CLEAR */ 1216 /* Set by driver and notify FW that the driver has read 1217 * the C2H command message */ 1218 #define C2H_EVT_HOST_CLOSE 0x00 1219 /* Set by FW indicating that FW had set the C2H command 1220 * message and it's not yet read by driver. */ 1221 #define C2H_EVT_FW_CLOSE 0xFF 1222 1223 /* 2REG_MULTI_FUNC_CTRL(For RTL8723 Only) */ 1224 /* Enable GPIO[9] as WiFi HW PDn source */ 1225 #define WL_HWPDN_EN BIT(0) 1226 /* WiFi HW PDn polarity control */ 1227 #define WL_HWPDN_SL BIT(1) 1228 /* WiFi function enable */ 1229 #define WL_FUNC_EN BIT(2) 1230 /* Enable GPIO[9] as WiFi RF HW PDn source */ 1231 #define WL_HWROF_EN BIT(3) 1232 /* Enable GPIO[11] as BT HW PDn source */ 1233 #define BT_HWPDN_EN BIT(16) 1234 /* BT HW PDn polarity control */ 1235 #define BT_HWPDN_SL BIT(17) 1236 /* BT function enable */ 1237 #define BT_FUNC_EN BIT(18) 1238 /* Enable GPIO[11] as BT/GPS RF HW PDn source */ 1239 #define BT_HWROF_EN BIT(19) 1240 /* Enable GPIO[10] as GPS HW PDn source */ 1241 #define GPS_HWPDN_EN BIT(20) 1242 /* GPS HW PDn polarity control */ 1243 #define GPS_HWPDN_SL BIT(21) 1244 /* GPS function enable */ 1245 #define GPS_FUNC_EN BIT(22) 1246 1247 /* 3 REG_LIFECTRL_CTRL */ 1248 #define HAL92C_EN_PKT_LIFE_TIME_BK BIT(3) 1249 #define HAL92C_EN_PKT_LIFE_TIME_BE BIT(2) 1250 #define HAL92C_EN_PKT_LIFE_TIME_VI BIT(1) 1251 #define HAL92C_EN_PKT_LIFE_TIME_VO BIT(0) 1252 1253 #define HAL92C_MSDU_LIFE_TIME_UNIT 128 /* in us */ 1254 1255 /* General definitions */ 1256 #define LAST_ENTRY_OF_TX_PKT_BUFFER 176 /* 22k 22528 bytes */ 1257 1258 #define POLLING_LLT_THRESHOLD 20 1259 #define POLLING_READY_TIMEOUT_COUNT 1000 1260 /* GPIO BIT */ 1261 #define HAL_8192C_HW_GPIO_WPS_BIT BIT(2) 1262 1263 /* 8192C EEPROM/EFUSE share register definition. */ 1264 1265 /* EEPROM/Efuse PG Offset for 88EE/88EU/88ES */ 1266 #define EEPROM_TX_PWR_INX_88E 0x10 1267 1268 #define EEPROM_ChannelPlan_88E 0xB8 1269 #define EEPROM_XTAL_88E 0xB9 1270 #define EEPROM_THERMAL_METER_88E 0xBA 1271 #define EEPROM_IQK_LCK_88E 0xBB 1272 1273 #define EEPROM_RF_BOARD_OPTION_88E 0xC1 1274 #define EEPROM_RF_FEATURE_OPTION_88E 0xC2 1275 #define EEPROM_RF_ANTENNA_OPT_88E 0xC9 1276 1277 /* RTL88EU */ 1278 #define EEPROM_MAC_ADDR_88EU 0xD7 1279 #define EEPROM_USB_OPTIONAL_FUNCTION0 0xD4 1280 1281 /* RTL88ES */ 1282 #define EEPROM_MAC_ADDR_88ES 0x11A 1283 1284 #define EEPROM_Default_CrystalCap_88E 0x20 1285 #define EEPROM_Default_ThermalMeter_88E 0x18 1286 1287 /* New EFUSE deafult value */ 1288 #define EEPROM_DEFAULT_24G_INDEX 0x2D 1289 #define EEPROM_DEFAULT_24G_HT20_DIFF 0X02 1290 #define EEPROM_DEFAULT_24G_OFDM_DIFF 0X04 1291 1292 #define EEPROM_DEFAULT_DIFF 0XFE 1293 #define EEPROM_DEFAULT_BOARD_OPTION 0x00 1294 1295 #define EEPROM_CHANNEL_PLAN_FCC 0x0 1296 #define EEPROM_CHANNEL_PLAN_IC 0x1 1297 #define EEPROM_CHANNEL_PLAN_ETSI 0x2 1298 #define EEPROM_CHANNEL_PLAN_SPA 0x3 1299 #define EEPROM_CHANNEL_PLAN_FRANCE 0x4 1300 #define EEPROM_CHANNEL_PLAN_MKK 0x5 1301 #define EEPROM_CHANNEL_PLAN_MKK1 0x6 1302 #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7 1303 #define EEPROM_CHANNEL_PLAN_TELEC 0x8 1304 #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMA 0x9 1305 #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA 1306 #define EEPROM_CHANNEL_PLAN_NCC 0xB 1307 #define EEPROM_USB_OPTIONAL1 0xE 1308 #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80 1309 1310 #define RTL_EEPROM_ID 0x8129 1311 1312 #endif /* __RTL8188E_SPEC_H__ */ 1313