1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #include <linux/mlx5/driver.h>
34 #include <linux/mlx5/eswitch.h>
35 #include "mlx5_core.h"
36 #include "../../mlxfw/mlxfw.h"
37 #include "lib/tout.h"
38 
39 enum {
40 	MCQS_IDENTIFIER_BOOT_IMG	= 0x1,
41 	MCQS_IDENTIFIER_OEM_NVCONFIG	= 0x4,
42 	MCQS_IDENTIFIER_MLNX_NVCONFIG	= 0x5,
43 	MCQS_IDENTIFIER_CS_TOKEN	= 0x6,
44 	MCQS_IDENTIFIER_DBG_TOKEN	= 0x7,
45 	MCQS_IDENTIFIER_GEARBOX		= 0xA,
46 };
47 
48 enum {
49 	MCQS_UPDATE_STATE_IDLE,
50 	MCQS_UPDATE_STATE_IN_PROGRESS,
51 	MCQS_UPDATE_STATE_APPLIED,
52 	MCQS_UPDATE_STATE_ACTIVE,
53 	MCQS_UPDATE_STATE_ACTIVE_PENDING_RESET,
54 	MCQS_UPDATE_STATE_FAILED,
55 	MCQS_UPDATE_STATE_CANCELED,
56 	MCQS_UPDATE_STATE_BUSY,
57 };
58 
59 enum {
60 	MCQI_INFO_TYPE_CAPABILITIES	  = 0x0,
61 	MCQI_INFO_TYPE_VERSION		  = 0x1,
62 	MCQI_INFO_TYPE_ACTIVATION_METHOD  = 0x5,
63 };
64 
65 enum {
66 	MCQI_FW_RUNNING_VERSION = 0,
67 	MCQI_FW_STORED_VERSION  = 1,
68 };
69 
mlx5_query_board_id(struct mlx5_core_dev * dev)70 int mlx5_query_board_id(struct mlx5_core_dev *dev)
71 {
72 	u32 *out;
73 	int outlen = MLX5_ST_SZ_BYTES(query_adapter_out);
74 	u32 in[MLX5_ST_SZ_DW(query_adapter_in)] = {};
75 	int err;
76 
77 	out = kzalloc(outlen, GFP_KERNEL);
78 	if (!out)
79 		return -ENOMEM;
80 
81 	MLX5_SET(query_adapter_in, in, opcode, MLX5_CMD_OP_QUERY_ADAPTER);
82 	err = mlx5_cmd_exec_inout(dev, query_adapter, in, out);
83 	if (err)
84 		goto out;
85 
86 	memcpy(dev->board_id,
87 	       MLX5_ADDR_OF(query_adapter_out, out,
88 			    query_adapter_struct.vsd_contd_psid),
89 	       MLX5_FLD_SZ_BYTES(query_adapter_out,
90 				 query_adapter_struct.vsd_contd_psid));
91 
92 out:
93 	kfree(out);
94 	return err;
95 }
96 
mlx5_core_query_vendor_id(struct mlx5_core_dev * mdev,u32 * vendor_id)97 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id)
98 {
99 	u32 *out;
100 	int outlen = MLX5_ST_SZ_BYTES(query_adapter_out);
101 	u32 in[MLX5_ST_SZ_DW(query_adapter_in)] = {};
102 	int err;
103 
104 	out = kzalloc(outlen, GFP_KERNEL);
105 	if (!out)
106 		return -ENOMEM;
107 
108 	MLX5_SET(query_adapter_in, in, opcode, MLX5_CMD_OP_QUERY_ADAPTER);
109 	err = mlx5_cmd_exec_inout(mdev, query_adapter, in, out);
110 	if (err)
111 		goto out;
112 
113 	*vendor_id = MLX5_GET(query_adapter_out, out,
114 			      query_adapter_struct.ieee_vendor_id);
115 out:
116 	kfree(out);
117 	return err;
118 }
119 EXPORT_SYMBOL(mlx5_core_query_vendor_id);
120 
mlx5_get_pcam_reg(struct mlx5_core_dev * dev)121 static int mlx5_get_pcam_reg(struct mlx5_core_dev *dev)
122 {
123 	return mlx5_query_pcam_reg(dev, dev->caps.pcam,
124 				   MLX5_PCAM_FEATURE_ENHANCED_FEATURES,
125 				   MLX5_PCAM_REGS_5000_TO_507F);
126 }
127 
mlx5_get_mcam_access_reg_group(struct mlx5_core_dev * dev,enum mlx5_mcam_reg_groups group)128 static int mlx5_get_mcam_access_reg_group(struct mlx5_core_dev *dev,
129 					  enum mlx5_mcam_reg_groups group)
130 {
131 	return mlx5_query_mcam_reg(dev, dev->caps.mcam[group],
132 				   MLX5_MCAM_FEATURE_ENHANCED_FEATURES, group);
133 }
134 
mlx5_get_qcam_reg(struct mlx5_core_dev * dev)135 static int mlx5_get_qcam_reg(struct mlx5_core_dev *dev)
136 {
137 	return mlx5_query_qcam_reg(dev, dev->caps.qcam,
138 				   MLX5_QCAM_FEATURE_ENHANCED_FEATURES,
139 				   MLX5_QCAM_REGS_FIRST_128);
140 }
141 
mlx5_query_hca_caps(struct mlx5_core_dev * dev)142 int mlx5_query_hca_caps(struct mlx5_core_dev *dev)
143 {
144 	int err;
145 
146 	err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL);
147 	if (err)
148 		return err;
149 
150 	if (MLX5_CAP_GEN(dev, port_selection_cap)) {
151 		err = mlx5_core_get_caps(dev, MLX5_CAP_PORT_SELECTION);
152 		if (err)
153 			return err;
154 	}
155 
156 	if (MLX5_CAP_GEN(dev, hca_cap_2)) {
157 		err = mlx5_core_get_caps(dev, MLX5_CAP_GENERAL_2);
158 		if (err)
159 			return err;
160 	}
161 
162 	if (MLX5_CAP_GEN(dev, eth_net_offloads)) {
163 		err = mlx5_core_get_caps(dev, MLX5_CAP_ETHERNET_OFFLOADS);
164 		if (err)
165 			return err;
166 	}
167 
168 	if (MLX5_CAP_GEN(dev, ipoib_enhanced_offloads)) {
169 		err = mlx5_core_get_caps(dev, MLX5_CAP_IPOIB_ENHANCED_OFFLOADS);
170 		if (err)
171 			return err;
172 	}
173 
174 	if (MLX5_CAP_GEN(dev, pg)) {
175 		err = mlx5_core_get_caps(dev, MLX5_CAP_ODP);
176 		if (err)
177 			return err;
178 	}
179 
180 	if (MLX5_CAP_GEN(dev, atomic)) {
181 		err = mlx5_core_get_caps(dev, MLX5_CAP_ATOMIC);
182 		if (err)
183 			return err;
184 	}
185 
186 	if (MLX5_CAP_GEN(dev, roce)) {
187 		err = mlx5_core_get_caps(dev, MLX5_CAP_ROCE);
188 		if (err)
189 			return err;
190 	}
191 
192 	if (MLX5_CAP_GEN(dev, nic_flow_table) ||
193 	    MLX5_CAP_GEN(dev, ipoib_enhanced_offloads)) {
194 		err = mlx5_core_get_caps(dev, MLX5_CAP_FLOW_TABLE);
195 		if (err)
196 			return err;
197 	}
198 
199 	if (MLX5_CAP_GEN(dev, vport_group_manager) &&
200 	    MLX5_ESWITCH_MANAGER(dev)) {
201 		err = mlx5_core_get_caps(dev, MLX5_CAP_ESWITCH_FLOW_TABLE);
202 		if (err)
203 			return err;
204 	}
205 
206 	if (MLX5_ESWITCH_MANAGER(dev)) {
207 		err = mlx5_core_get_caps(dev, MLX5_CAP_ESWITCH);
208 		if (err)
209 			return err;
210 	}
211 
212 	if (MLX5_CAP_GEN(dev, vector_calc)) {
213 		err = mlx5_core_get_caps(dev, MLX5_CAP_VECTOR_CALC);
214 		if (err)
215 			return err;
216 	}
217 
218 	if (MLX5_CAP_GEN(dev, qos)) {
219 		err = mlx5_core_get_caps(dev, MLX5_CAP_QOS);
220 		if (err)
221 			return err;
222 	}
223 
224 	if (MLX5_CAP_GEN(dev, debug))
225 		mlx5_core_get_caps(dev, MLX5_CAP_DEBUG);
226 
227 	if (MLX5_CAP_GEN(dev, pcam_reg))
228 		mlx5_get_pcam_reg(dev);
229 
230 	if (MLX5_CAP_GEN(dev, mcam_reg)) {
231 		mlx5_get_mcam_access_reg_group(dev, MLX5_MCAM_REGS_FIRST_128);
232 		mlx5_get_mcam_access_reg_group(dev, MLX5_MCAM_REGS_0x9080_0x90FF);
233 		mlx5_get_mcam_access_reg_group(dev, MLX5_MCAM_REGS_0x9100_0x917F);
234 	}
235 
236 	if (MLX5_CAP_GEN(dev, qcam_reg))
237 		mlx5_get_qcam_reg(dev);
238 
239 	if (MLX5_CAP_GEN(dev, device_memory)) {
240 		err = mlx5_core_get_caps(dev, MLX5_CAP_DEV_MEM);
241 		if (err)
242 			return err;
243 	}
244 
245 	if (MLX5_CAP_GEN(dev, event_cap)) {
246 		err = mlx5_core_get_caps(dev, MLX5_CAP_DEV_EVENT);
247 		if (err)
248 			return err;
249 	}
250 
251 	if (MLX5_CAP_GEN(dev, tls_tx) || MLX5_CAP_GEN(dev, tls_rx)) {
252 		err = mlx5_core_get_caps(dev, MLX5_CAP_TLS);
253 		if (err)
254 			return err;
255 	}
256 
257 	if (MLX5_CAP_GEN_64(dev, general_obj_types) &
258 		MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_NET_Q) {
259 		err = mlx5_core_get_caps(dev, MLX5_CAP_VDPA_EMULATION);
260 		if (err)
261 			return err;
262 	}
263 
264 	if (MLX5_CAP_GEN(dev, ipsec_offload)) {
265 		err = mlx5_core_get_caps(dev, MLX5_CAP_IPSEC);
266 		if (err)
267 			return err;
268 	}
269 
270 	if (MLX5_CAP_GEN(dev, shampo)) {
271 		err = mlx5_core_get_caps(dev, MLX5_CAP_DEV_SHAMPO);
272 		if (err)
273 			return err;
274 	}
275 
276 	return 0;
277 }
278 
mlx5_cmd_init_hca(struct mlx5_core_dev * dev,uint32_t * sw_owner_id)279 int mlx5_cmd_init_hca(struct mlx5_core_dev *dev, uint32_t *sw_owner_id)
280 {
281 	u32 in[MLX5_ST_SZ_DW(init_hca_in)] = {};
282 	int i;
283 
284 	MLX5_SET(init_hca_in, in, opcode, MLX5_CMD_OP_INIT_HCA);
285 
286 	if (MLX5_CAP_GEN(dev, sw_owner_id)) {
287 		for (i = 0; i < 4; i++)
288 			MLX5_ARRAY_SET(init_hca_in, in, sw_owner_id, i,
289 				       sw_owner_id[i]);
290 	}
291 
292 	if (MLX5_CAP_GEN_2_MAX(dev, sw_vhca_id_valid) &&
293 	    dev->priv.sw_vhca_id > 0)
294 		MLX5_SET(init_hca_in, in, sw_vhca_id, dev->priv.sw_vhca_id);
295 
296 	return mlx5_cmd_exec_in(dev, init_hca, in);
297 }
298 
mlx5_cmd_teardown_hca(struct mlx5_core_dev * dev)299 int mlx5_cmd_teardown_hca(struct mlx5_core_dev *dev)
300 {
301 	u32 in[MLX5_ST_SZ_DW(teardown_hca_in)] = {};
302 
303 	MLX5_SET(teardown_hca_in, in, opcode, MLX5_CMD_OP_TEARDOWN_HCA);
304 	return mlx5_cmd_exec_in(dev, teardown_hca, in);
305 }
306 
mlx5_cmd_force_teardown_hca(struct mlx5_core_dev * dev)307 int mlx5_cmd_force_teardown_hca(struct mlx5_core_dev *dev)
308 {
309 	u32 out[MLX5_ST_SZ_DW(teardown_hca_out)] = {0};
310 	u32 in[MLX5_ST_SZ_DW(teardown_hca_in)] = {0};
311 	int force_state;
312 	int ret;
313 
314 	if (!MLX5_CAP_GEN(dev, force_teardown)) {
315 		mlx5_core_dbg(dev, "force teardown is not supported in the firmware\n");
316 		return -EOPNOTSUPP;
317 	}
318 
319 	MLX5_SET(teardown_hca_in, in, opcode, MLX5_CMD_OP_TEARDOWN_HCA);
320 	MLX5_SET(teardown_hca_in, in, profile, MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE);
321 
322 	ret = mlx5_cmd_exec_polling(dev, in, sizeof(in), out, sizeof(out));
323 	if (ret)
324 		return ret;
325 
326 	force_state = MLX5_GET(teardown_hca_out, out, state);
327 	if (force_state == MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL) {
328 		mlx5_core_warn(dev, "teardown with force mode failed, doing normal teardown\n");
329 		return -EIO;
330 	}
331 
332 	return 0;
333 }
334 
mlx5_cmd_fast_teardown_hca(struct mlx5_core_dev * dev)335 int mlx5_cmd_fast_teardown_hca(struct mlx5_core_dev *dev)
336 {
337 	unsigned long end, delay_ms = mlx5_tout_ms(dev, TEARDOWN);
338 	u32 out[MLX5_ST_SZ_DW(teardown_hca_out)] = {};
339 	u32 in[MLX5_ST_SZ_DW(teardown_hca_in)] = {};
340 	int state;
341 	int ret;
342 
343 	if (!MLX5_CAP_GEN(dev, fast_teardown)) {
344 		mlx5_core_dbg(dev, "fast teardown is not supported in the firmware\n");
345 		return -EOPNOTSUPP;
346 	}
347 
348 	MLX5_SET(teardown_hca_in, in, opcode, MLX5_CMD_OP_TEARDOWN_HCA);
349 	MLX5_SET(teardown_hca_in, in, profile,
350 		 MLX5_TEARDOWN_HCA_IN_PROFILE_PREPARE_FAST_TEARDOWN);
351 
352 	ret = mlx5_cmd_exec_inout(dev, teardown_hca, in, out);
353 	if (ret)
354 		return ret;
355 
356 	state = MLX5_GET(teardown_hca_out, out, state);
357 	if (state == MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL) {
358 		mlx5_core_warn(dev, "teardown with fast mode failed\n");
359 		return -EIO;
360 	}
361 
362 	mlx5_set_nic_state(dev, MLX5_NIC_IFC_DISABLED);
363 
364 	/* Loop until device state turns to disable */
365 	end = jiffies + msecs_to_jiffies(delay_ms);
366 	do {
367 		if (mlx5_get_nic_state(dev) == MLX5_NIC_IFC_DISABLED)
368 			break;
369 
370 		cond_resched();
371 	} while (!time_after(jiffies, end));
372 
373 	if (mlx5_get_nic_state(dev) != MLX5_NIC_IFC_DISABLED) {
374 		dev_err(&dev->pdev->dev, "NIC IFC still %d after %lums.\n",
375 			mlx5_get_nic_state(dev), delay_ms);
376 		return -EIO;
377 	}
378 
379 	return 0;
380 }
381 
382 enum mlxsw_reg_mcc_instruction {
383 	MLX5_REG_MCC_INSTRUCTION_LOCK_UPDATE_HANDLE = 0x01,
384 	MLX5_REG_MCC_INSTRUCTION_RELEASE_UPDATE_HANDLE = 0x02,
385 	MLX5_REG_MCC_INSTRUCTION_UPDATE_COMPONENT = 0x03,
386 	MLX5_REG_MCC_INSTRUCTION_VERIFY_COMPONENT = 0x04,
387 	MLX5_REG_MCC_INSTRUCTION_ACTIVATE = 0x06,
388 	MLX5_REG_MCC_INSTRUCTION_CANCEL = 0x08,
389 };
390 
mlx5_reg_mcc_set(struct mlx5_core_dev * dev,enum mlxsw_reg_mcc_instruction instr,u16 component_index,u32 update_handle,u32 component_size)391 static int mlx5_reg_mcc_set(struct mlx5_core_dev *dev,
392 			    enum mlxsw_reg_mcc_instruction instr,
393 			    u16 component_index, u32 update_handle,
394 			    u32 component_size)
395 {
396 	u32 out[MLX5_ST_SZ_DW(mcc_reg)];
397 	u32 in[MLX5_ST_SZ_DW(mcc_reg)];
398 
399 	memset(in, 0, sizeof(in));
400 
401 	MLX5_SET(mcc_reg, in, instruction, instr);
402 	MLX5_SET(mcc_reg, in, component_index, component_index);
403 	MLX5_SET(mcc_reg, in, update_handle, update_handle);
404 	MLX5_SET(mcc_reg, in, component_size, component_size);
405 
406 	return mlx5_core_access_reg(dev, in, sizeof(in), out,
407 				    sizeof(out), MLX5_REG_MCC, 0, 1);
408 }
409 
mlx5_reg_mcc_query(struct mlx5_core_dev * dev,u32 * update_handle,u8 * error_code,u8 * control_state)410 static int mlx5_reg_mcc_query(struct mlx5_core_dev *dev,
411 			      u32 *update_handle, u8 *error_code,
412 			      u8 *control_state)
413 {
414 	u32 out[MLX5_ST_SZ_DW(mcc_reg)];
415 	u32 in[MLX5_ST_SZ_DW(mcc_reg)];
416 	int err;
417 
418 	memset(in, 0, sizeof(in));
419 	memset(out, 0, sizeof(out));
420 	MLX5_SET(mcc_reg, in, update_handle, *update_handle);
421 
422 	err = mlx5_core_access_reg(dev, in, sizeof(in), out,
423 				   sizeof(out), MLX5_REG_MCC, 0, 0);
424 	if (err)
425 		goto out;
426 
427 	*update_handle = MLX5_GET(mcc_reg, out, update_handle);
428 	*error_code = MLX5_GET(mcc_reg, out, error_code);
429 	*control_state = MLX5_GET(mcc_reg, out, control_state);
430 
431 out:
432 	return err;
433 }
434 
mlx5_reg_mcda_set(struct mlx5_core_dev * dev,u32 update_handle,u32 offset,u16 size,u8 * data)435 static int mlx5_reg_mcda_set(struct mlx5_core_dev *dev,
436 			     u32 update_handle,
437 			     u32 offset, u16 size,
438 			     u8 *data)
439 {
440 	int err, in_size = MLX5_ST_SZ_BYTES(mcda_reg) + size;
441 	u32 out[MLX5_ST_SZ_DW(mcda_reg)];
442 	int i, j, dw_size = size >> 2;
443 	__be32 data_element;
444 	u32 *in;
445 
446 	in = kzalloc(in_size, GFP_KERNEL);
447 	if (!in)
448 		return -ENOMEM;
449 
450 	MLX5_SET(mcda_reg, in, update_handle, update_handle);
451 	MLX5_SET(mcda_reg, in, offset, offset);
452 	MLX5_SET(mcda_reg, in, size, size);
453 
454 	for (i = 0; i < dw_size; i++) {
455 		j = i * 4;
456 		data_element = htonl(*(u32 *)&data[j]);
457 		memcpy(MLX5_ADDR_OF(mcda_reg, in, data) + j, &data_element, 4);
458 	}
459 
460 	err = mlx5_core_access_reg(dev, in, in_size, out,
461 				   sizeof(out), MLX5_REG_MCDA, 0, 1);
462 	kfree(in);
463 	return err;
464 }
465 
mlx5_reg_mcqi_query(struct mlx5_core_dev * dev,u16 component_index,bool read_pending,u8 info_type,u16 data_size,void * mcqi_data)466 static int mlx5_reg_mcqi_query(struct mlx5_core_dev *dev,
467 			       u16 component_index, bool read_pending,
468 			       u8 info_type, u16 data_size, void *mcqi_data)
469 {
470 	u32 out[MLX5_ST_SZ_DW(mcqi_reg) + MLX5_UN_SZ_DW(mcqi_reg_data)] = {};
471 	u32 in[MLX5_ST_SZ_DW(mcqi_reg)] = {};
472 	void *data;
473 	int err;
474 
475 	MLX5_SET(mcqi_reg, in, component_index, component_index);
476 	MLX5_SET(mcqi_reg, in, read_pending_component, read_pending);
477 	MLX5_SET(mcqi_reg, in, info_type, info_type);
478 	MLX5_SET(mcqi_reg, in, data_size, data_size);
479 
480 	err = mlx5_core_access_reg(dev, in, sizeof(in), out,
481 				   MLX5_ST_SZ_BYTES(mcqi_reg) + data_size,
482 				   MLX5_REG_MCQI, 0, 0);
483 	if (err)
484 		return err;
485 
486 	data = MLX5_ADDR_OF(mcqi_reg, out, data);
487 	memcpy(mcqi_data, data, data_size);
488 
489 	return 0;
490 }
491 
mlx5_reg_mcqi_caps_query(struct mlx5_core_dev * dev,u16 component_index,u32 * max_component_size,u8 * log_mcda_word_size,u16 * mcda_max_write_size)492 static int mlx5_reg_mcqi_caps_query(struct mlx5_core_dev *dev, u16 component_index,
493 				    u32 *max_component_size, u8 *log_mcda_word_size,
494 				    u16 *mcda_max_write_size)
495 {
496 	u32 mcqi_reg[MLX5_ST_SZ_DW(mcqi_cap)] = {};
497 	int err;
498 
499 	err = mlx5_reg_mcqi_query(dev, component_index, 0,
500 				  MCQI_INFO_TYPE_CAPABILITIES,
501 				  MLX5_ST_SZ_BYTES(mcqi_cap), mcqi_reg);
502 	if (err)
503 		return err;
504 
505 	*max_component_size = MLX5_GET(mcqi_cap, mcqi_reg, max_component_size);
506 	*log_mcda_word_size = MLX5_GET(mcqi_cap, mcqi_reg, log_mcda_word_size);
507 	*mcda_max_write_size = MLX5_GET(mcqi_cap, mcqi_reg, mcda_max_write_size);
508 
509 	return 0;
510 }
511 
512 struct mlx5_mlxfw_dev {
513 	struct mlxfw_dev mlxfw_dev;
514 	struct mlx5_core_dev *mlx5_core_dev;
515 };
516 
mlx5_component_query(struct mlxfw_dev * mlxfw_dev,u16 component_index,u32 * p_max_size,u8 * p_align_bits,u16 * p_max_write_size)517 static int mlx5_component_query(struct mlxfw_dev *mlxfw_dev,
518 				u16 component_index, u32 *p_max_size,
519 				u8 *p_align_bits, u16 *p_max_write_size)
520 {
521 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
522 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
523 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
524 
525 	if (!MLX5_CAP_GEN(dev, mcam_reg) || !MLX5_CAP_MCAM_REG(dev, mcqi)) {
526 		mlx5_core_warn(dev, "caps query isn't supported by running FW\n");
527 		return -EOPNOTSUPP;
528 	}
529 
530 	return mlx5_reg_mcqi_caps_query(dev, component_index, p_max_size,
531 					p_align_bits, p_max_write_size);
532 }
533 
mlx5_fsm_lock(struct mlxfw_dev * mlxfw_dev,u32 * fwhandle)534 static int mlx5_fsm_lock(struct mlxfw_dev *mlxfw_dev, u32 *fwhandle)
535 {
536 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
537 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
538 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
539 	u8 control_state, error_code;
540 	int err;
541 
542 	*fwhandle = 0;
543 	err = mlx5_reg_mcc_query(dev, fwhandle, &error_code, &control_state);
544 	if (err)
545 		return err;
546 
547 	if (control_state != MLXFW_FSM_STATE_IDLE)
548 		return -EBUSY;
549 
550 	return mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_LOCK_UPDATE_HANDLE,
551 				0, *fwhandle, 0);
552 }
553 
mlx5_fsm_component_update(struct mlxfw_dev * mlxfw_dev,u32 fwhandle,u16 component_index,u32 component_size)554 static int mlx5_fsm_component_update(struct mlxfw_dev *mlxfw_dev, u32 fwhandle,
555 				     u16 component_index, u32 component_size)
556 {
557 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
558 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
559 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
560 
561 	return mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_UPDATE_COMPONENT,
562 				component_index, fwhandle, component_size);
563 }
564 
mlx5_fsm_block_download(struct mlxfw_dev * mlxfw_dev,u32 fwhandle,u8 * data,u16 size,u32 offset)565 static int mlx5_fsm_block_download(struct mlxfw_dev *mlxfw_dev, u32 fwhandle,
566 				   u8 *data, u16 size, u32 offset)
567 {
568 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
569 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
570 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
571 
572 	return mlx5_reg_mcda_set(dev, fwhandle, offset, size, data);
573 }
574 
mlx5_fsm_component_verify(struct mlxfw_dev * mlxfw_dev,u32 fwhandle,u16 component_index)575 static int mlx5_fsm_component_verify(struct mlxfw_dev *mlxfw_dev, u32 fwhandle,
576 				     u16 component_index)
577 {
578 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
579 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
580 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
581 
582 	return mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_VERIFY_COMPONENT,
583 				component_index, fwhandle, 0);
584 }
585 
mlx5_fsm_activate(struct mlxfw_dev * mlxfw_dev,u32 fwhandle)586 static int mlx5_fsm_activate(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
587 {
588 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
589 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
590 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
591 
592 	return mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_ACTIVATE,	0,
593 				fwhandle, 0);
594 }
595 
mlx5_fsm_query_state(struct mlxfw_dev * mlxfw_dev,u32 fwhandle,enum mlxfw_fsm_state * fsm_state,enum mlxfw_fsm_state_err * fsm_state_err)596 static int mlx5_fsm_query_state(struct mlxfw_dev *mlxfw_dev, u32 fwhandle,
597 				enum mlxfw_fsm_state *fsm_state,
598 				enum mlxfw_fsm_state_err *fsm_state_err)
599 {
600 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
601 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
602 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
603 	u8 control_state, error_code;
604 	int err;
605 
606 	err = mlx5_reg_mcc_query(dev, &fwhandle, &error_code, &control_state);
607 	if (err)
608 		return err;
609 
610 	*fsm_state = control_state;
611 	*fsm_state_err = min_t(enum mlxfw_fsm_state_err, error_code,
612 			       MLXFW_FSM_STATE_ERR_MAX);
613 	return 0;
614 }
615 
mlx5_fsm_cancel(struct mlxfw_dev * mlxfw_dev,u32 fwhandle)616 static void mlx5_fsm_cancel(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
617 {
618 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
619 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
620 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
621 
622 	mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_CANCEL, 0, fwhandle, 0);
623 }
624 
mlx5_fsm_release(struct mlxfw_dev * mlxfw_dev,u32 fwhandle)625 static void mlx5_fsm_release(struct mlxfw_dev *mlxfw_dev, u32 fwhandle)
626 {
627 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
628 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
629 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
630 
631 	mlx5_reg_mcc_set(dev, MLX5_REG_MCC_INSTRUCTION_RELEASE_UPDATE_HANDLE, 0,
632 			 fwhandle, 0);
633 }
634 
mlx5_fsm_reactivate(struct mlxfw_dev * mlxfw_dev,u8 * status)635 static int mlx5_fsm_reactivate(struct mlxfw_dev *mlxfw_dev, u8 *status)
636 {
637 	struct mlx5_mlxfw_dev *mlx5_mlxfw_dev =
638 		container_of(mlxfw_dev, struct mlx5_mlxfw_dev, mlxfw_dev);
639 	struct mlx5_core_dev *dev = mlx5_mlxfw_dev->mlx5_core_dev;
640 	u32 out[MLX5_ST_SZ_DW(mirc_reg)];
641 	u32 in[MLX5_ST_SZ_DW(mirc_reg)];
642 	unsigned long exp_time;
643 	int err;
644 
645 	exp_time = jiffies + msecs_to_jiffies(mlx5_tout_ms(dev, FSM_REACTIVATE));
646 
647 	if (!MLX5_CAP_MCAM_REG2(dev, mirc))
648 		return -EOPNOTSUPP;
649 
650 	memset(in, 0, sizeof(in));
651 
652 	err = mlx5_core_access_reg(dev, in, sizeof(in), out,
653 				   sizeof(out), MLX5_REG_MIRC, 0, 1);
654 	if (err)
655 		return err;
656 
657 	do {
658 		memset(out, 0, sizeof(out));
659 		err = mlx5_core_access_reg(dev, in, sizeof(in), out,
660 					   sizeof(out), MLX5_REG_MIRC, 0, 0);
661 		if (err)
662 			return err;
663 
664 		*status = MLX5_GET(mirc_reg, out, status_code);
665 		if (*status != MLXFW_FSM_REACTIVATE_STATUS_BUSY)
666 			return 0;
667 
668 		msleep(20);
669 	} while (time_before(jiffies, exp_time));
670 
671 	return 0;
672 }
673 
674 static const struct mlxfw_dev_ops mlx5_mlxfw_dev_ops = {
675 	.component_query	= mlx5_component_query,
676 	.fsm_lock		= mlx5_fsm_lock,
677 	.fsm_component_update	= mlx5_fsm_component_update,
678 	.fsm_block_download	= mlx5_fsm_block_download,
679 	.fsm_component_verify	= mlx5_fsm_component_verify,
680 	.fsm_activate		= mlx5_fsm_activate,
681 	.fsm_reactivate		= mlx5_fsm_reactivate,
682 	.fsm_query_state	= mlx5_fsm_query_state,
683 	.fsm_cancel		= mlx5_fsm_cancel,
684 	.fsm_release		= mlx5_fsm_release
685 };
686 
mlx5_firmware_flash(struct mlx5_core_dev * dev,const struct firmware * firmware,struct netlink_ext_ack * extack)687 int mlx5_firmware_flash(struct mlx5_core_dev *dev,
688 			const struct firmware *firmware,
689 			struct netlink_ext_ack *extack)
690 {
691 	struct mlx5_mlxfw_dev mlx5_mlxfw_dev = {
692 		.mlxfw_dev = {
693 			.ops = &mlx5_mlxfw_dev_ops,
694 			.psid = dev->board_id,
695 			.psid_size = strlen(dev->board_id),
696 			.devlink = priv_to_devlink(dev),
697 		},
698 		.mlx5_core_dev = dev
699 	};
700 
701 	if (!MLX5_CAP_GEN(dev, mcam_reg)  ||
702 	    !MLX5_CAP_MCAM_REG(dev, mcqi) ||
703 	    !MLX5_CAP_MCAM_REG(dev, mcc)  ||
704 	    !MLX5_CAP_MCAM_REG(dev, mcda)) {
705 		pr_info("%s flashing isn't supported by the running FW\n", __func__);
706 		return -EOPNOTSUPP;
707 	}
708 
709 	return mlxfw_firmware_flash(&mlx5_mlxfw_dev.mlxfw_dev,
710 				    firmware, extack);
711 }
712 
mlx5_reg_mcqi_version_query(struct mlx5_core_dev * dev,u16 component_index,bool read_pending,u32 * mcqi_version_out)713 static int mlx5_reg_mcqi_version_query(struct mlx5_core_dev *dev,
714 				       u16 component_index, bool read_pending,
715 				       u32 *mcqi_version_out)
716 {
717 	return mlx5_reg_mcqi_query(dev, component_index, read_pending,
718 				   MCQI_INFO_TYPE_VERSION,
719 				   MLX5_ST_SZ_BYTES(mcqi_version),
720 				   mcqi_version_out);
721 }
722 
mlx5_reg_mcqs_query(struct mlx5_core_dev * dev,u32 * out,u16 component_index)723 static int mlx5_reg_mcqs_query(struct mlx5_core_dev *dev, u32 *out,
724 			       u16 component_index)
725 {
726 	u8 out_sz = MLX5_ST_SZ_BYTES(mcqs_reg);
727 	u32 in[MLX5_ST_SZ_DW(mcqs_reg)] = {};
728 	int err;
729 
730 	memset(out, 0, out_sz);
731 
732 	MLX5_SET(mcqs_reg, in, component_index, component_index);
733 
734 	err = mlx5_core_access_reg(dev, in, sizeof(in), out,
735 				   out_sz, MLX5_REG_MCQS, 0, 0);
736 	return err;
737 }
738 
739 /* scans component index sequentially, to find the boot img index */
mlx5_get_boot_img_component_index(struct mlx5_core_dev * dev)740 static int mlx5_get_boot_img_component_index(struct mlx5_core_dev *dev)
741 {
742 	u32 out[MLX5_ST_SZ_DW(mcqs_reg)] = {};
743 	u16 identifier, component_idx = 0;
744 	bool quit;
745 	int err;
746 
747 	do {
748 		err = mlx5_reg_mcqs_query(dev, out, component_idx);
749 		if (err)
750 			return err;
751 
752 		identifier = MLX5_GET(mcqs_reg, out, identifier);
753 		quit = !!MLX5_GET(mcqs_reg, out, last_index_flag);
754 		quit |= identifier == MCQS_IDENTIFIER_BOOT_IMG;
755 	} while (!quit && ++component_idx);
756 
757 	if (identifier != MCQS_IDENTIFIER_BOOT_IMG) {
758 		mlx5_core_warn(dev, "mcqs: can't find boot_img component ix, last scanned idx %d\n",
759 			       component_idx);
760 		return -EOPNOTSUPP;
761 	}
762 
763 	return component_idx;
764 }
765 
766 static int
mlx5_fw_image_pending(struct mlx5_core_dev * dev,int component_index,bool * pending_version_exists)767 mlx5_fw_image_pending(struct mlx5_core_dev *dev,
768 		      int component_index,
769 		      bool *pending_version_exists)
770 {
771 	u32 out[MLX5_ST_SZ_DW(mcqs_reg)];
772 	u8 component_update_state;
773 	int err;
774 
775 	err = mlx5_reg_mcqs_query(dev, out, component_index);
776 	if (err)
777 		return err;
778 
779 	component_update_state = MLX5_GET(mcqs_reg, out, component_update_state);
780 
781 	if (component_update_state == MCQS_UPDATE_STATE_IDLE) {
782 		*pending_version_exists = false;
783 	} else if (component_update_state == MCQS_UPDATE_STATE_ACTIVE_PENDING_RESET) {
784 		*pending_version_exists = true;
785 	} else {
786 		mlx5_core_warn(dev,
787 			       "mcqs: can't read pending fw version while fw state is %d\n",
788 			       component_update_state);
789 		return -ENODATA;
790 	}
791 	return 0;
792 }
793 
mlx5_fw_version_query(struct mlx5_core_dev * dev,u32 * running_ver,u32 * pending_ver)794 int mlx5_fw_version_query(struct mlx5_core_dev *dev,
795 			  u32 *running_ver, u32 *pending_ver)
796 {
797 	u32 reg_mcqi_version[MLX5_ST_SZ_DW(mcqi_version)] = {};
798 	bool pending_version_exists;
799 	int component_index;
800 	int err;
801 
802 	if (!MLX5_CAP_GEN(dev, mcam_reg) || !MLX5_CAP_MCAM_REG(dev, mcqi) ||
803 	    !MLX5_CAP_MCAM_REG(dev, mcqs)) {
804 		mlx5_core_warn(dev, "fw query isn't supported by the FW\n");
805 		return -EOPNOTSUPP;
806 	}
807 
808 	component_index = mlx5_get_boot_img_component_index(dev);
809 	if (component_index < 0)
810 		return component_index;
811 
812 	err = mlx5_reg_mcqi_version_query(dev, component_index,
813 					  MCQI_FW_RUNNING_VERSION,
814 					  reg_mcqi_version);
815 	if (err)
816 		return err;
817 
818 	*running_ver = MLX5_GET(mcqi_version, reg_mcqi_version, version);
819 
820 	err = mlx5_fw_image_pending(dev, component_index, &pending_version_exists);
821 	if (err)
822 		return err;
823 
824 	if (!pending_version_exists) {
825 		*pending_ver = 0;
826 		return 0;
827 	}
828 
829 	err = mlx5_reg_mcqi_version_query(dev, component_index,
830 					  MCQI_FW_STORED_VERSION,
831 					  reg_mcqi_version);
832 	if (err)
833 		return err;
834 
835 	*pending_ver = MLX5_GET(mcqi_version, reg_mcqi_version, version);
836 
837 	return 0;
838 }
839