1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2012 ARM Ltd.
4 */
5 #ifndef __ASM_CPUTYPE_H
6 #define __ASM_CPUTYPE_H
7
8 #define INVALID_HWID ULONG_MAX
9
10 #define MPIDR_UP_BITMASK (0x1 << 30)
11 #define MPIDR_MT_BITMASK (0x1 << 24)
12 #define MPIDR_HWID_BITMASK UL(0xff00ffffff)
13
14 #define MPIDR_LEVEL_BITS_SHIFT 3
15 #define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT)
16 #define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1)
17
18 #define MPIDR_LEVEL_SHIFT(level) \
19 (((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT)
20
21 #define MPIDR_AFFINITY_LEVEL(mpidr, level) \
22 ((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK)
23
24 #define MIDR_REVISION_MASK 0xf
25 #define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK)
26 #define MIDR_PARTNUM_SHIFT 4
27 #define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT)
28 #define MIDR_PARTNUM(midr) \
29 (((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT)
30 #define MIDR_ARCHITECTURE_SHIFT 16
31 #define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT)
32 #define MIDR_ARCHITECTURE(midr) \
33 (((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT)
34 #define MIDR_VARIANT_SHIFT 20
35 #define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT)
36 #define MIDR_VARIANT(midr) \
37 (((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT)
38 #define MIDR_IMPLEMENTOR_SHIFT 24
39 #define MIDR_IMPLEMENTOR_MASK (0xffU << MIDR_IMPLEMENTOR_SHIFT)
40 #define MIDR_IMPLEMENTOR(midr) \
41 (((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT)
42
43 #define MIDR_CPU_MODEL(imp, partnum) \
44 (((imp) << MIDR_IMPLEMENTOR_SHIFT) | \
45 (0xf << MIDR_ARCHITECTURE_SHIFT) | \
46 ((partnum) << MIDR_PARTNUM_SHIFT))
47
48 #define MIDR_CPU_VAR_REV(var, rev) \
49 (((var) << MIDR_VARIANT_SHIFT) | (rev))
50
51 #define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \
52 MIDR_ARCHITECTURE_MASK)
53
54 #define ARM_CPU_IMP_ARM 0x41
55 #define ARM_CPU_IMP_APM 0x50
56 #define ARM_CPU_IMP_CAVIUM 0x43
57 #define ARM_CPU_IMP_BRCM 0x42
58 #define ARM_CPU_IMP_QCOM 0x51
59 #define ARM_CPU_IMP_NVIDIA 0x4E
60 #define ARM_CPU_IMP_FUJITSU 0x46
61 #define ARM_CPU_IMP_HISI 0x48
62 #define ARM_CPU_IMP_APPLE 0x61
63
64 #define ARM_CPU_PART_AEM_V8 0xD0F
65 #define ARM_CPU_PART_FOUNDATION 0xD00
66 #define ARM_CPU_PART_CORTEX_A57 0xD07
67 #define ARM_CPU_PART_CORTEX_A72 0xD08
68 #define ARM_CPU_PART_CORTEX_A53 0xD03
69 #define ARM_CPU_PART_CORTEX_A73 0xD09
70 #define ARM_CPU_PART_CORTEX_A75 0xD0A
71 #define ARM_CPU_PART_CORTEX_A35 0xD04
72 #define ARM_CPU_PART_CORTEX_A55 0xD05
73 #define ARM_CPU_PART_CORTEX_A76 0xD0B
74 #define ARM_CPU_PART_NEOVERSE_N1 0xD0C
75 #define ARM_CPU_PART_CORTEX_A77 0xD0D
76 #define ARM_CPU_PART_NEOVERSE_V1 0xD40
77 #define ARM_CPU_PART_CORTEX_A78 0xD41
78 #define ARM_CPU_PART_CORTEX_A78AE 0xD42
79 #define ARM_CPU_PART_CORTEX_X1 0xD44
80 #define ARM_CPU_PART_CORTEX_A510 0xD46
81 #define ARM_CPU_PART_CORTEX_A710 0xD47
82 #define ARM_CPU_PART_CORTEX_X2 0xD48
83 #define ARM_CPU_PART_NEOVERSE_N2 0xD49
84 #define ARM_CPU_PART_CORTEX_A78C 0xD4B
85
86 #define APM_CPU_PART_POTENZA 0x000
87
88 #define CAVIUM_CPU_PART_THUNDERX 0x0A1
89 #define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2
90 #define CAVIUM_CPU_PART_THUNDERX_83XX 0x0A3
91 #define CAVIUM_CPU_PART_THUNDERX2 0x0AF
92 /* OcteonTx2 series */
93 #define CAVIUM_CPU_PART_OCTX2_98XX 0x0B1
94 #define CAVIUM_CPU_PART_OCTX2_96XX 0x0B2
95 #define CAVIUM_CPU_PART_OCTX2_95XX 0x0B3
96 #define CAVIUM_CPU_PART_OCTX2_95XXN 0x0B4
97 #define CAVIUM_CPU_PART_OCTX2_95XXMM 0x0B5
98 #define CAVIUM_CPU_PART_OCTX2_95XXO 0x0B6
99
100 #define BRCM_CPU_PART_BRAHMA_B53 0x100
101 #define BRCM_CPU_PART_VULCAN 0x516
102
103 #define QCOM_CPU_PART_FALKOR_V1 0x800
104 #define QCOM_CPU_PART_FALKOR 0xC00
105 #define QCOM_CPU_PART_KRYO 0x200
106 #define QCOM_CPU_PART_KRYO_2XX_GOLD 0x800
107 #define QCOM_CPU_PART_KRYO_2XX_SILVER 0x801
108 #define QCOM_CPU_PART_KRYO_3XX_SILVER 0x803
109 #define QCOM_CPU_PART_KRYO_4XX_GOLD 0x804
110 #define QCOM_CPU_PART_KRYO_4XX_SILVER 0x805
111
112 #define NVIDIA_CPU_PART_DENVER 0x003
113 #define NVIDIA_CPU_PART_CARMEL 0x004
114
115 #define FUJITSU_CPU_PART_A64FX 0x001
116
117 #define HISI_CPU_PART_TSV110 0xD01
118
119 #define APPLE_CPU_PART_M1_ICESTORM 0x022
120 #define APPLE_CPU_PART_M1_FIRESTORM 0x023
121 #define APPLE_CPU_PART_M1_ICESTORM_PRO 0x024
122 #define APPLE_CPU_PART_M1_FIRESTORM_PRO 0x025
123 #define APPLE_CPU_PART_M1_ICESTORM_MAX 0x028
124 #define APPLE_CPU_PART_M1_FIRESTORM_MAX 0x029
125
126 #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53)
127 #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57)
128 #define MIDR_CORTEX_A72 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A72)
129 #define MIDR_CORTEX_A73 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A73)
130 #define MIDR_CORTEX_A75 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A75)
131 #define MIDR_CORTEX_A35 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A35)
132 #define MIDR_CORTEX_A55 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A55)
133 #define MIDR_CORTEX_A76 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A76)
134 #define MIDR_NEOVERSE_N1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N1)
135 #define MIDR_CORTEX_A77 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A77)
136 #define MIDR_NEOVERSE_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_V1)
137 #define MIDR_CORTEX_A78 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78)
138 #define MIDR_CORTEX_A78AE MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78AE)
139 #define MIDR_CORTEX_X1 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X1)
140 #define MIDR_CORTEX_A510 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A510)
141 #define MIDR_CORTEX_A710 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A710)
142 #define MIDR_CORTEX_X2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_X2)
143 #define MIDR_NEOVERSE_N2 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_NEOVERSE_N2)
144 #define MIDR_CORTEX_A78C MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A78C)
145 #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX)
146 #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX)
147 #define MIDR_THUNDERX_83XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_83XX)
148 #define MIDR_OCTX2_98XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_98XX)
149 #define MIDR_OCTX2_96XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_96XX)
150 #define MIDR_OCTX2_95XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XX)
151 #define MIDR_OCTX2_95XXN MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXN)
152 #define MIDR_OCTX2_95XXMM MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXMM)
153 #define MIDR_OCTX2_95XXO MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_OCTX2_95XXO)
154 #define MIDR_CAVIUM_THUNDERX2 MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX2)
155 #define MIDR_BRAHMA_B53 MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_BRAHMA_B53)
156 #define MIDR_BRCM_VULCAN MIDR_CPU_MODEL(ARM_CPU_IMP_BRCM, BRCM_CPU_PART_VULCAN)
157 #define MIDR_QCOM_FALKOR_V1 MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR_V1)
158 #define MIDR_QCOM_FALKOR MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_FALKOR)
159 #define MIDR_QCOM_KRYO MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO)
160 #define MIDR_QCOM_KRYO_2XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_GOLD)
161 #define MIDR_QCOM_KRYO_2XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_2XX_SILVER)
162 #define MIDR_QCOM_KRYO_3XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_3XX_SILVER)
163 #define MIDR_QCOM_KRYO_4XX_GOLD MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_GOLD)
164 #define MIDR_QCOM_KRYO_4XX_SILVER MIDR_CPU_MODEL(ARM_CPU_IMP_QCOM, QCOM_CPU_PART_KRYO_4XX_SILVER)
165 #define MIDR_NVIDIA_DENVER MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_DENVER)
166 #define MIDR_NVIDIA_CARMEL MIDR_CPU_MODEL(ARM_CPU_IMP_NVIDIA, NVIDIA_CPU_PART_CARMEL)
167 #define MIDR_FUJITSU_A64FX MIDR_CPU_MODEL(ARM_CPU_IMP_FUJITSU, FUJITSU_CPU_PART_A64FX)
168 #define MIDR_HISI_TSV110 MIDR_CPU_MODEL(ARM_CPU_IMP_HISI, HISI_CPU_PART_TSV110)
169 #define MIDR_APPLE_M1_ICESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM)
170 #define MIDR_APPLE_M1_FIRESTORM MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM)
171 #define MIDR_APPLE_M1_ICESTORM_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM_PRO)
172 #define MIDR_APPLE_M1_FIRESTORM_PRO MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM_PRO)
173 #define MIDR_APPLE_M1_ICESTORM_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_ICESTORM_MAX)
174 #define MIDR_APPLE_M1_FIRESTORM_MAX MIDR_CPU_MODEL(ARM_CPU_IMP_APPLE, APPLE_CPU_PART_M1_FIRESTORM_MAX)
175
176 /* Fujitsu Erratum 010001 affects A64FX 1.0 and 1.1, (v0r0 and v1r0) */
177 #define MIDR_FUJITSU_ERRATUM_010001 MIDR_FUJITSU_A64FX
178 #define MIDR_FUJITSU_ERRATUM_010001_MASK (~MIDR_CPU_VAR_REV(1, 0))
179 #define TCR_CLEAR_FUJITSU_ERRATUM_010001 (TCR_NFD1 | TCR_NFD0)
180
181 #ifndef __ASSEMBLY__
182
183 #include <asm/sysreg.h>
184
185 #define read_cpuid(reg) read_sysreg_s(SYS_ ## reg)
186
187 /*
188 * Represent a range of MIDR values for a given CPU model and a
189 * range of variant/revision values.
190 *
191 * @model - CPU model as defined by MIDR_CPU_MODEL
192 * @rv_min - Minimum value for the revision/variant as defined by
193 * MIDR_CPU_VAR_REV
194 * @rv_max - Maximum value for the variant/revision for the range.
195 */
196 struct midr_range {
197 u32 model;
198 u32 rv_min;
199 u32 rv_max;
200 };
201
202 #define MIDR_RANGE(m, v_min, r_min, v_max, r_max) \
203 { \
204 .model = m, \
205 .rv_min = MIDR_CPU_VAR_REV(v_min, r_min), \
206 .rv_max = MIDR_CPU_VAR_REV(v_max, r_max), \
207 }
208
209 #define MIDR_REV_RANGE(m, v, r_min, r_max) MIDR_RANGE(m, v, r_min, v, r_max)
210 #define MIDR_REV(m, v, r) MIDR_RANGE(m, v, r, v, r)
211 #define MIDR_ALL_VERSIONS(m) MIDR_RANGE(m, 0, 0, 0xf, 0xf)
212
midr_is_cpu_model_range(u32 midr,u32 model,u32 rv_min,u32 rv_max)213 static inline bool midr_is_cpu_model_range(u32 midr, u32 model, u32 rv_min,
214 u32 rv_max)
215 {
216 u32 _model = midr & MIDR_CPU_MODEL_MASK;
217 u32 rv = midr & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK);
218
219 return _model == model && rv >= rv_min && rv <= rv_max;
220 }
221
is_midr_in_range(u32 midr,struct midr_range const * range)222 static inline bool is_midr_in_range(u32 midr, struct midr_range const *range)
223 {
224 return midr_is_cpu_model_range(midr, range->model,
225 range->rv_min, range->rv_max);
226 }
227
228 static inline bool
is_midr_in_range_list(u32 midr,struct midr_range const * ranges)229 is_midr_in_range_list(u32 midr, struct midr_range const *ranges)
230 {
231 while (ranges->model)
232 if (is_midr_in_range(midr, ranges++))
233 return true;
234 return false;
235 }
236
237 /*
238 * The CPU ID never changes at run time, so we might as well tell the
239 * compiler that it's constant. Use this function to read the CPU ID
240 * rather than directly reading processor_id or read_cpuid() directly.
241 */
read_cpuid_id(void)242 static inline u32 __attribute_const__ read_cpuid_id(void)
243 {
244 return read_cpuid(MIDR_EL1);
245 }
246
read_cpuid_mpidr(void)247 static inline u64 __attribute_const__ read_cpuid_mpidr(void)
248 {
249 return read_cpuid(MPIDR_EL1);
250 }
251
read_cpuid_implementor(void)252 static inline unsigned int __attribute_const__ read_cpuid_implementor(void)
253 {
254 return MIDR_IMPLEMENTOR(read_cpuid_id());
255 }
256
read_cpuid_part_number(void)257 static inline unsigned int __attribute_const__ read_cpuid_part_number(void)
258 {
259 return MIDR_PARTNUM(read_cpuid_id());
260 }
261
read_cpuid_cachetype(void)262 static inline u32 __attribute_const__ read_cpuid_cachetype(void)
263 {
264 return read_cpuid(CTR_EL0);
265 }
266 #endif /* __ASSEMBLY__ */
267
268 #endif
269