1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  */
7 #ifndef __ASM_MIPS_MACH_LANTIQ_WAR_H
8 #define __ASM_MIPS_MACH_LANTIQ_WAR_H
9 
10 #define R4600_V1_INDEX_ICACHEOP_WAR     0
11 #define R4600_V1_HIT_CACHEOP_WAR        0
12 #define R4600_V2_HIT_CACHEOP_WAR        0
13 #define R5432_CP0_INTERRUPT_WAR         0
14 #define BCM1250_M3_WAR                  0
15 #define SIBYTE_1956_WAR                 0
16 #define MIPS4K_ICACHE_REFILL_WAR        0
17 #define MIPS_CACHE_SYNC_WAR             0
18 #define TX49XX_ICACHE_INDEX_INV_WAR     0
19 #define RM9000_CDEX_SMP_WAR             0
20 #define ICACHE_REFILLS_WORKAROUND_WAR   0
21 #define R10000_LLSC_WAR                 0
22 #define MIPS34K_MISSED_ITLB_WAR         0
23 
24 #endif
25