1 /*
2  * Header file for the Atmel AHB DMA Controller driver
3  *
4  * Copyright (C) 2008 Atmel Corporation
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  */
11 #ifndef AT_HDMAC_H
12 #define AT_HDMAC_H
13 
14 #include <linux/dmaengine.h>
15 
16 /**
17  * struct at_dma_platform_data - Controller configuration parameters
18  * @nr_channels: Number of channels supported by hardware (max 8)
19  * @cap_mask: dma_capability flags supported by the platform
20  */
21 struct at_dma_platform_data {
22 	unsigned int	nr_channels;
23 	dma_cap_mask_t  cap_mask;
24 };
25 
26 /**
27  * struct at_dma_slave - Controller-specific information about a slave
28  * @dma_dev: required DMA master device
29  * @tx_reg: physical address of data register used for
30  *	memory-to-peripheral transfers
31  * @rx_reg: physical address of data register used for
32  *	peripheral-to-memory transfers
33  * @reg_width: peripheral register width
34  * @cfg: Platform-specific initializer for the CFG register
35  * @ctrla: Platform-specific initializer for the CTRLA register
36  */
37 struct at_dma_slave {
38 	struct device		*dma_dev;
39 	u32			cfg;
40 	u32			ctrla;
41 };
42 
43 
44 /* Platform-configurable bits in CFG */
45 #define	ATC_SRC_PER(h)		(0xFU & (h))	/* Channel src rq associated with periph handshaking ifc h */
46 #define	ATC_DST_PER(h)		((0xFU & (h)) <<  4)	/* Channel dst rq associated with periph handshaking ifc h */
47 #define	ATC_SRC_REP		(0x1 <<  8)	/* Source Replay Mod */
48 #define	ATC_SRC_H2SEL		(0x1 <<  9)	/* Source Handshaking Mod */
49 #define		ATC_SRC_H2SEL_SW	(0x0 <<  9)
50 #define		ATC_SRC_H2SEL_HW	(0x1 <<  9)
51 #define	ATC_DST_REP		(0x1 << 12)	/* Destination Replay Mod */
52 #define	ATC_DST_H2SEL		(0x1 << 13)	/* Destination Handshaking Mod */
53 #define		ATC_DST_H2SEL_SW	(0x0 << 13)
54 #define		ATC_DST_H2SEL_HW	(0x1 << 13)
55 #define	ATC_SOD			(0x1 << 16)	/* Stop On Done */
56 #define	ATC_LOCK_IF		(0x1 << 20)	/* Interface Lock */
57 #define	ATC_LOCK_B		(0x1 << 21)	/* AHB Bus Lock */
58 #define	ATC_LOCK_IF_L		(0x1 << 22)	/* Master Interface Arbiter Lock */
59 #define		ATC_LOCK_IF_L_CHUNK	(0x0 << 22)
60 #define		ATC_LOCK_IF_L_BUFFER	(0x1 << 22)
61 #define	ATC_AHB_PROT_MASK	(0x7 << 24)	/* AHB Protection */
62 #define	ATC_FIFOCFG_MASK	(0x3 << 28)	/* FIFO Request Configuration */
63 #define		ATC_FIFOCFG_LARGESTBURST	(0x0 << 28)
64 #define		ATC_FIFOCFG_HALFFIFO		(0x1 << 28)
65 #define		ATC_FIFOCFG_ENOUGHSPACE		(0x2 << 28)
66 
67 /* Platform-configurable bits in CTRLA */
68 #define	ATC_SCSIZE_MASK		(0x7 << 16)	/* Source Chunk Transfer Size */
69 #define		ATC_SCSIZE_1		(0x0 << 16)
70 #define		ATC_SCSIZE_4		(0x1 << 16)
71 #define		ATC_SCSIZE_8		(0x2 << 16)
72 #define		ATC_SCSIZE_16		(0x3 << 16)
73 #define		ATC_SCSIZE_32		(0x4 << 16)
74 #define		ATC_SCSIZE_64		(0x5 << 16)
75 #define		ATC_SCSIZE_128		(0x6 << 16)
76 #define		ATC_SCSIZE_256		(0x7 << 16)
77 #define	ATC_DCSIZE_MASK		(0x7 << 20)	/* Destination Chunk Transfer Size */
78 #define		ATC_DCSIZE_1		(0x0 << 20)
79 #define		ATC_DCSIZE_4		(0x1 << 20)
80 #define		ATC_DCSIZE_8		(0x2 << 20)
81 #define		ATC_DCSIZE_16		(0x3 << 20)
82 #define		ATC_DCSIZE_32		(0x4 << 20)
83 #define		ATC_DCSIZE_64		(0x5 << 20)
84 #define		ATC_DCSIZE_128		(0x6 << 20)
85 #define		ATC_DCSIZE_256		(0x7 << 20)
86 
87 #endif /* AT_HDMAC_H */
88