Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDC30_1_SEL (Results 1 – 25 of 25) sorted by relevance

/linux-6.6.21/include/dt-bindings/clock/
Dmt8135-clk.h81 #define CLK_TOP_MSDC30_1_SEL 70 macro
Dmt7629-clk.h96 #define CLK_TOP_MSDC30_1_SEL 86 macro
Dmt7622-clk.h81 #define CLK_TOP_MSDC30_1_SEL 69 macro
Dmediatek,mt6795-clk.h105 #define CLK_TOP_MSDC30_1_SEL 94 macro
Dmt8173-clk.h107 #define CLK_TOP_MSDC30_1_SEL 97 macro
Dmt6765-clk.h145 #define CLK_TOP_MSDC30_1_SEL 110 macro
Dmediatek,mt8365-clk.h85 #define CLK_TOP_MSDC30_1_SEL 75 macro
Dmt2712-clk.h144 #define CLK_TOP_MSDC30_1_SEL 113 macro
Dmt2701-clk.h102 #define CLK_TOP_MSDC30_1_SEL 91 macro
Dmt8192-clk.h37 #define CLK_TOP_MSDC30_1_SEL 25 macro
/linux-6.6.21/drivers/clk/mediatek/
Dclk-mt6795-topckgen.c474 TOP_MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents, 0x70, 24, 3, 31, 0),
Dclk-mt8173-topckgen.c554 MUX_GATE_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
Dclk-mt7622.c418 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_0_parents,
Dclk-mt8135.c366 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents, 0x0148, 0, 3, 7),
Dclk-mt7629.c491 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
Dclk-mt2712.c665 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents,
Dclk-mt8365.c446 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
Dclk-mt8192.c608 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
Dclk-mt6765.c415 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
Dclk-mt2701.c514 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
/linux-6.6.21/arch/arm64/boot/dts/mediatek/
Dmt7622-rfb1.dts215 assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
Dmt7622-bananapi-bpi-r64.dts246 assigned-clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>;
Dmt8365.dtsi550 clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>,
Dmt8192.dtsi1360 clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>,
/linux-6.6.21/arch/arm/boot/dts/mediatek/
Dmt7623.dtsi732 <&topckgen CLK_TOP_MSDC30_1_SEL>;