Searched refs:allowed_sclk_vddc_table (Results 1 – 2 of 2) sorted by relevance
3405 struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table = in ci_setup_default_dpm_tables() local3413 if (allowed_sclk_vddc_table == NULL) in ci_setup_default_dpm_tables()3415 if (allowed_sclk_vddc_table->count < 1) in ci_setup_default_dpm_tables()3441 for (i = 0; i < allowed_sclk_vddc_table->count; i++) { in ci_setup_default_dpm_tables()3444 allowed_sclk_vddc_table->entries[i].clk)) { in ci_setup_default_dpm_tables()3446 allowed_sclk_vddc_table->entries[i].clk; in ci_setup_default_dpm_tables()3466 for (i = 0; i < allowed_sclk_vddc_table->count; i++) { in ci_setup_default_dpm_tables()3468 allowed_sclk_vddc_table->entries[i].v; in ci_setup_default_dpm_tables()3473 pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count; in ci_setup_default_dpm_tables()4881 struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table = in ci_set_private_data_variables_based_on_pptable() local[all …]
2795 …struct phm_clock_voltage_dependency_table *allowed_sclk_vddc_table = hwmgr->dyn_state.vddc_depende… in smu7_set_private_data_based_on_pptable_v0() local2799 PP_ASSERT_WITH_CODE(allowed_sclk_vddc_table != NULL, in smu7_set_private_data_based_on_pptable_v0()2802 PP_ASSERT_WITH_CODE(allowed_sclk_vddc_table->count >= 1, in smu7_set_private_data_based_on_pptable_v0()2813 data->min_vddc_in_pptable = (uint16_t)allowed_sclk_vddc_table->entries[0].v; in smu7_set_private_data_based_on_pptable_v0()2814 …data->max_vddc_in_pptable = (uint16_t)allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->co… in smu7_set_private_data_based_on_pptable_v0()2817 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk; in smu7_set_private_data_based_on_pptable_v0()2821 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v; in smu7_set_private_data_based_on_pptable_v0()