Home
last modified time | relevance | path

Searched refs:PCIE_CNTL2__SLV_MEM_LS_EN_MASK (Results 1 – 18 of 18) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/amdgpu/
Dnbio_v7_2.c271 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK; in nbio_v7_2_update_medium_grain_light_sleep()
273 data &= ~PCIE_CNTL2__SLV_MEM_LS_EN_MASK; in nbio_v7_2_update_medium_grain_light_sleep()
294 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_2_update_medium_grain_light_sleep()
298 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_2_update_medium_grain_light_sleep()
320 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v7_2_get_clockgating_state()
Dnbio_v7_0.c194 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_0_update_medium_grain_light_sleep()
198 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_0_update_medium_grain_light_sleep()
219 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v7_0_get_clockgating_state()
Dnbio_v6_1.c199 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v6_1_update_medium_grain_light_sleep()
203 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v6_1_update_medium_grain_light_sleep()
224 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v6_1_get_clockgating_state()
Dnbio_v2_3.c267 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v2_3_update_medium_grain_light_sleep()
271 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v2_3_update_medium_grain_light_sleep()
292 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v2_3_get_clockgating_state()
Dnbio_v4_3.c278 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK; in nbio_v4_3_update_medium_grain_light_sleep()
280 data &= ~PCIE_CNTL2__SLV_MEM_LS_EN_MASK; in nbio_v4_3_update_medium_grain_light_sleep()
299 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v4_3_get_clockgating_state()
Dnbio_v7_4.c262 data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_4_update_medium_grain_light_sleep()
266 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in nbio_v7_4_update_medium_grain_light_sleep()
287 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in nbio_v7_4_get_clockgating_state()
Dvi.c1806 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in vi_update_bif_medium_grain_light_sleep()
1810 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in vi_update_bif_medium_grain_light_sleep()
2061 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK) in vi_common_get_clockgating_state()
Dcik.c1861 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK | in cik_program_aspm()
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/bif/
Dbif_3_0_sh_mask.h6646 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK 0x00010000L macro
Dbif_4_1_sh_mask.h2059 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK 0x10000 macro
Dbif_5_0_sh_mask.h2631 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK 0x10000 macro
Dbif_5_1_sh_mask.h3013 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK 0x10000 macro
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/nbio/
Dnbio_7_4_sh_mask.h43498 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro
Dnbio_4_3_0_sh_mask.h32779 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro
Dnbio_2_3_sh_mask.h54853 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro
Dnbio_7_0_sh_mask.h74167 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro
Dnbio_6_1_sh_mask.h38794 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro
Dnbio_7_2_0_sh_mask.h100188 #define PCIE_CNTL2__SLV_MEM_LS_EN_MASK macro