Home
last modified time | relevance | path

Searched refs:PCLK_UART1 (Results 1 – 25 of 49) sorted by relevance

12

/linux-5.19.10/drivers/clk/samsung/
Dclk-s3c2410.c85 GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 11, 0, 0),
178 ALIAS(PCLK_UART1, "s3c2410-uart.1", "uart"),
181 ALIAS(PCLK_UART1, "s3c2410-uart.1", "clk_uart_baud0"),
266 ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
269 ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
Dclk-s3c2412.c114 GATE(PCLK_UART1, "uart1", "pclk", CLKCON, 20, 0, 0),
138 ALIAS(PCLK_UART1, "s3c2412-uart.1", "uart"),
141 ALIAS(PCLK_UART1, "s3c2412-uart.1", "clk_uart_baud2"),
Dclk-s3c2443.c141 GATE(PCLK_UART1, "uart1", "pclk", PCLKCON, 1, 0, 0),
153 ALIAS(PCLK_UART1, "s3c2440-uart.1", "uart"),
157 ALIAS(PCLK_UART1, "s3c2440-uart.1", "clk_uart_baud2"),
Dclk-s3c64xx.c243 GATE_BUS(PCLK_UART1, "pclk_uart1", "pclk", PCLK_GATE, 2),
348 ALIAS(PCLK_UART1, "s3c6400-uart.1", "uart"),
/linux-5.19.10/arch/arm/boot/dts/
Ds3c2416.dtsi108 clocks = <&clocks PCLK_UART1>, <&clocks PCLK_UART1>,
Ds3c64xx.dtsi135 clocks = <&clocks PCLK_UART1>, <&clocks PCLK_UART1>,
/linux-5.19.10/include/dt-bindings/clock/
Ds3c2410.h32 #define PCLK_UART1 17 macro
Ds3c2412.h49 #define PCLK_UART1 40 macro
Ds3c2443.h69 #define PCLK_UART1 73 macro
Dsamsung,s3c64xx-clock.h87 #define PCLK_UART1 72 macro
Drk3036-cru.h69 #define PCLK_UART1 342 macro
Dexynos7-clk.h93 #define PCLK_UART1 1 macro
Drk3188-cru-common.h85 #define PCLK_UART1 333 macro
Drk3128-cru.h109 #define PCLK_UART1 342 macro
Drk3228-cru.h108 #define PCLK_UART1 342 macro
Drv1108-cru.h117 #define PCLK_UART1 266 macro
Drk3288-cru.h134 #define PCLK_UART1 342 macro
Dpx30-cru.h152 #define PCLK_UART1 329 macro
Drk3308-cru.h177 #define PCLK_UART1 198 macro
Drk3328-cru.h142 #define PCLK_UART1 211 macro
Drk3368-cru.h126 #define PCLK_UART1 342 macro
Drk3399-cru.h248 #define PCLK_UART1 353 macro
/linux-5.19.10/Documentation/devicetree/bindings/clock/
Drockchip,rk3568-cru.yaml16 (examples: provide SCLK_UART1\PCLK_UART1 and SRST_P_UART1\SRST_S_UART1 for UART module)
/linux-5.19.10/drivers/clk/rockchip/
Dclk-rk3188.c653 GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
744 GATE(PCLK_UART1, "pclk_uart1", "hclk_ahb2apb", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
Dclk-rk3036.c418 GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),

12