1 /* 2 * Copyright 2014 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 */ 22 23 #ifndef KFD_IOCTL_H_INCLUDED 24 #define KFD_IOCTL_H_INCLUDED 25 26 #include <drm/drm.h> 27 #include <linux/ioctl.h> 28 29 /* 30 * - 1.1 - initial version 31 * - 1.3 - Add SMI events support 32 * - 1.4 - Indicate new SRAM EDC bit in device properties 33 * - 1.5 - Add SVM API 34 * - 1.6 - Query clear flags in SVM get_attr API 35 * - 1.7 - Checkpoint Restore (CRIU) API 36 * - 1.8 - CRIU - Support for SDMA transfers with GTT BOs 37 * - 1.9 - Add available memory ioctl 38 * - 1.10 - Add SMI profiler event log 39 * - 1.11 - Add unified memory for ctx save/restore area 40 * - 1.12 - Add DMA buf export ioctl 41 * - 1.13 - Add debugger API 42 * - 1.14 - Update kfd_event_data 43 */ 44 #define KFD_IOCTL_MAJOR_VERSION 1 45 #define KFD_IOCTL_MINOR_VERSION 14 46 47 struct kfd_ioctl_get_version_args { 48 __u32 major_version; /* from KFD */ 49 __u32 minor_version; /* from KFD */ 50 }; 51 52 /* For kfd_ioctl_create_queue_args.queue_type. */ 53 #define KFD_IOC_QUEUE_TYPE_COMPUTE 0x0 54 #define KFD_IOC_QUEUE_TYPE_SDMA 0x1 55 #define KFD_IOC_QUEUE_TYPE_COMPUTE_AQL 0x2 56 #define KFD_IOC_QUEUE_TYPE_SDMA_XGMI 0x3 57 58 #define KFD_MAX_QUEUE_PERCENTAGE 100 59 #define KFD_MAX_QUEUE_PRIORITY 15 60 61 struct kfd_ioctl_create_queue_args { 62 __u64 ring_base_address; /* to KFD */ 63 __u64 write_pointer_address; /* from KFD */ 64 __u64 read_pointer_address; /* from KFD */ 65 __u64 doorbell_offset; /* from KFD */ 66 67 __u32 ring_size; /* to KFD */ 68 __u32 gpu_id; /* to KFD */ 69 __u32 queue_type; /* to KFD */ 70 __u32 queue_percentage; /* to KFD */ 71 __u32 queue_priority; /* to KFD */ 72 __u32 queue_id; /* from KFD */ 73 74 __u64 eop_buffer_address; /* to KFD */ 75 __u64 eop_buffer_size; /* to KFD */ 76 __u64 ctx_save_restore_address; /* to KFD */ 77 __u32 ctx_save_restore_size; /* to KFD */ 78 __u32 ctl_stack_size; /* to KFD */ 79 }; 80 81 struct kfd_ioctl_destroy_queue_args { 82 __u32 queue_id; /* to KFD */ 83 __u32 pad; 84 }; 85 86 struct kfd_ioctl_update_queue_args { 87 __u64 ring_base_address; /* to KFD */ 88 89 __u32 queue_id; /* to KFD */ 90 __u32 ring_size; /* to KFD */ 91 __u32 queue_percentage; /* to KFD */ 92 __u32 queue_priority; /* to KFD */ 93 }; 94 95 struct kfd_ioctl_set_cu_mask_args { 96 __u32 queue_id; /* to KFD */ 97 __u32 num_cu_mask; /* to KFD */ 98 __u64 cu_mask_ptr; /* to KFD */ 99 }; 100 101 struct kfd_ioctl_get_queue_wave_state_args { 102 __u64 ctl_stack_address; /* to KFD */ 103 __u32 ctl_stack_used_size; /* from KFD */ 104 __u32 save_area_used_size; /* from KFD */ 105 __u32 queue_id; /* to KFD */ 106 __u32 pad; 107 }; 108 109 struct kfd_ioctl_get_available_memory_args { 110 __u64 available; /* from KFD */ 111 __u32 gpu_id; /* to KFD */ 112 __u32 pad; 113 }; 114 115 struct kfd_dbg_device_info_entry { 116 __u64 exception_status; 117 __u64 lds_base; 118 __u64 lds_limit; 119 __u64 scratch_base; 120 __u64 scratch_limit; 121 __u64 gpuvm_base; 122 __u64 gpuvm_limit; 123 __u32 gpu_id; 124 __u32 location_id; 125 __u32 vendor_id; 126 __u32 device_id; 127 __u32 revision_id; 128 __u32 subsystem_vendor_id; 129 __u32 subsystem_device_id; 130 __u32 fw_version; 131 __u32 gfx_target_version; 132 __u32 simd_count; 133 __u32 max_waves_per_simd; 134 __u32 array_count; 135 __u32 simd_arrays_per_engine; 136 __u32 num_xcc; 137 __u32 capability; 138 __u32 debug_prop; 139 }; 140 141 /* For kfd_ioctl_set_memory_policy_args.default_policy and alternate_policy */ 142 #define KFD_IOC_CACHE_POLICY_COHERENT 0 143 #define KFD_IOC_CACHE_POLICY_NONCOHERENT 1 144 145 struct kfd_ioctl_set_memory_policy_args { 146 __u64 alternate_aperture_base; /* to KFD */ 147 __u64 alternate_aperture_size; /* to KFD */ 148 149 __u32 gpu_id; /* to KFD */ 150 __u32 default_policy; /* to KFD */ 151 __u32 alternate_policy; /* to KFD */ 152 __u32 pad; 153 }; 154 155 /* 156 * All counters are monotonic. They are used for profiling of compute jobs. 157 * The profiling is done by userspace. 158 * 159 * In case of GPU reset, the counter should not be affected. 160 */ 161 162 struct kfd_ioctl_get_clock_counters_args { 163 __u64 gpu_clock_counter; /* from KFD */ 164 __u64 cpu_clock_counter; /* from KFD */ 165 __u64 system_clock_counter; /* from KFD */ 166 __u64 system_clock_freq; /* from KFD */ 167 168 __u32 gpu_id; /* to KFD */ 169 __u32 pad; 170 }; 171 172 struct kfd_process_device_apertures { 173 __u64 lds_base; /* from KFD */ 174 __u64 lds_limit; /* from KFD */ 175 __u64 scratch_base; /* from KFD */ 176 __u64 scratch_limit; /* from KFD */ 177 __u64 gpuvm_base; /* from KFD */ 178 __u64 gpuvm_limit; /* from KFD */ 179 __u32 gpu_id; /* from KFD */ 180 __u32 pad; 181 }; 182 183 /* 184 * AMDKFD_IOC_GET_PROCESS_APERTURES is deprecated. Use 185 * AMDKFD_IOC_GET_PROCESS_APERTURES_NEW instead, which supports an 186 * unlimited number of GPUs. 187 */ 188 #define NUM_OF_SUPPORTED_GPUS 7 189 struct kfd_ioctl_get_process_apertures_args { 190 struct kfd_process_device_apertures 191 process_apertures[NUM_OF_SUPPORTED_GPUS];/* from KFD */ 192 193 /* from KFD, should be in the range [1 - NUM_OF_SUPPORTED_GPUS] */ 194 __u32 num_of_nodes; 195 __u32 pad; 196 }; 197 198 struct kfd_ioctl_get_process_apertures_new_args { 199 /* User allocated. Pointer to struct kfd_process_device_apertures 200 * filled in by Kernel 201 */ 202 __u64 kfd_process_device_apertures_ptr; 203 /* to KFD - indicates amount of memory present in 204 * kfd_process_device_apertures_ptr 205 * from KFD - Number of entries filled by KFD. 206 */ 207 __u32 num_of_nodes; 208 __u32 pad; 209 }; 210 211 #define MAX_ALLOWED_NUM_POINTS 100 212 #define MAX_ALLOWED_AW_BUFF_SIZE 4096 213 #define MAX_ALLOWED_WAC_BUFF_SIZE 128 214 215 struct kfd_ioctl_dbg_register_args { 216 __u32 gpu_id; /* to KFD */ 217 __u32 pad; 218 }; 219 220 struct kfd_ioctl_dbg_unregister_args { 221 __u32 gpu_id; /* to KFD */ 222 __u32 pad; 223 }; 224 225 struct kfd_ioctl_dbg_address_watch_args { 226 __u64 content_ptr; /* a pointer to the actual content */ 227 __u32 gpu_id; /* to KFD */ 228 __u32 buf_size_in_bytes; /*including gpu_id and buf_size */ 229 }; 230 231 struct kfd_ioctl_dbg_wave_control_args { 232 __u64 content_ptr; /* a pointer to the actual content */ 233 __u32 gpu_id; /* to KFD */ 234 __u32 buf_size_in_bytes; /*including gpu_id and buf_size */ 235 }; 236 237 #define KFD_INVALID_FD 0xffffffff 238 239 /* Matching HSA_EVENTTYPE */ 240 #define KFD_IOC_EVENT_SIGNAL 0 241 #define KFD_IOC_EVENT_NODECHANGE 1 242 #define KFD_IOC_EVENT_DEVICESTATECHANGE 2 243 #define KFD_IOC_EVENT_HW_EXCEPTION 3 244 #define KFD_IOC_EVENT_SYSTEM_EVENT 4 245 #define KFD_IOC_EVENT_DEBUG_EVENT 5 246 #define KFD_IOC_EVENT_PROFILE_EVENT 6 247 #define KFD_IOC_EVENT_QUEUE_EVENT 7 248 #define KFD_IOC_EVENT_MEMORY 8 249 250 #define KFD_IOC_WAIT_RESULT_COMPLETE 0 251 #define KFD_IOC_WAIT_RESULT_TIMEOUT 1 252 #define KFD_IOC_WAIT_RESULT_FAIL 2 253 254 #define KFD_SIGNAL_EVENT_LIMIT 4096 255 256 /* For kfd_event_data.hw_exception_data.reset_type. */ 257 #define KFD_HW_EXCEPTION_WHOLE_GPU_RESET 0 258 #define KFD_HW_EXCEPTION_PER_ENGINE_RESET 1 259 260 /* For kfd_event_data.hw_exception_data.reset_cause. */ 261 #define KFD_HW_EXCEPTION_GPU_HANG 0 262 #define KFD_HW_EXCEPTION_ECC 1 263 264 /* For kfd_hsa_memory_exception_data.ErrorType */ 265 #define KFD_MEM_ERR_NO_RAS 0 266 #define KFD_MEM_ERR_SRAM_ECC 1 267 #define KFD_MEM_ERR_POISON_CONSUMED 2 268 #define KFD_MEM_ERR_GPU_HANG 3 269 270 struct kfd_ioctl_create_event_args { 271 __u64 event_page_offset; /* from KFD */ 272 __u32 event_trigger_data; /* from KFD - signal events only */ 273 __u32 event_type; /* to KFD */ 274 __u32 auto_reset; /* to KFD */ 275 __u32 node_id; /* to KFD - only valid for certain 276 event types */ 277 __u32 event_id; /* from KFD */ 278 __u32 event_slot_index; /* from KFD */ 279 }; 280 281 struct kfd_ioctl_destroy_event_args { 282 __u32 event_id; /* to KFD */ 283 __u32 pad; 284 }; 285 286 struct kfd_ioctl_set_event_args { 287 __u32 event_id; /* to KFD */ 288 __u32 pad; 289 }; 290 291 struct kfd_ioctl_reset_event_args { 292 __u32 event_id; /* to KFD */ 293 __u32 pad; 294 }; 295 296 struct kfd_memory_exception_failure { 297 __u32 NotPresent; /* Page not present or supervisor privilege */ 298 __u32 ReadOnly; /* Write access to a read-only page */ 299 __u32 NoExecute; /* Execute access to a page marked NX */ 300 __u32 imprecise; /* Can't determine the exact fault address */ 301 }; 302 303 /* memory exception data */ 304 struct kfd_hsa_memory_exception_data { 305 struct kfd_memory_exception_failure failure; 306 __u64 va; 307 __u32 gpu_id; 308 __u32 ErrorType; /* 0 = no RAS error, 309 * 1 = ECC_SRAM, 310 * 2 = Link_SYNFLOOD (poison), 311 * 3 = GPU hang (not attributable to a specific cause), 312 * other values reserved 313 */ 314 }; 315 316 /* hw exception data */ 317 struct kfd_hsa_hw_exception_data { 318 __u32 reset_type; 319 __u32 reset_cause; 320 __u32 memory_lost; 321 __u32 gpu_id; 322 }; 323 324 /* hsa signal event data */ 325 struct kfd_hsa_signal_event_data { 326 __u64 last_event_age; /* to and from KFD */ 327 }; 328 329 /* Event data */ 330 struct kfd_event_data { 331 union { 332 /* From KFD */ 333 struct kfd_hsa_memory_exception_data memory_exception_data; 334 struct kfd_hsa_hw_exception_data hw_exception_data; 335 /* To and From KFD */ 336 struct kfd_hsa_signal_event_data signal_event_data; 337 }; 338 __u64 kfd_event_data_ext; /* pointer to an extension structure 339 for future exception types */ 340 __u32 event_id; /* to KFD */ 341 __u32 pad; 342 }; 343 344 struct kfd_ioctl_wait_events_args { 345 __u64 events_ptr; /* pointed to struct 346 kfd_event_data array, to KFD */ 347 __u32 num_events; /* to KFD */ 348 __u32 wait_for_all; /* to KFD */ 349 __u32 timeout; /* to KFD */ 350 __u32 wait_result; /* from KFD */ 351 }; 352 353 struct kfd_ioctl_set_scratch_backing_va_args { 354 __u64 va_addr; /* to KFD */ 355 __u32 gpu_id; /* to KFD */ 356 __u32 pad; 357 }; 358 359 struct kfd_ioctl_get_tile_config_args { 360 /* to KFD: pointer to tile array */ 361 __u64 tile_config_ptr; 362 /* to KFD: pointer to macro tile array */ 363 __u64 macro_tile_config_ptr; 364 /* to KFD: array size allocated by user mode 365 * from KFD: array size filled by kernel 366 */ 367 __u32 num_tile_configs; 368 /* to KFD: array size allocated by user mode 369 * from KFD: array size filled by kernel 370 */ 371 __u32 num_macro_tile_configs; 372 373 __u32 gpu_id; /* to KFD */ 374 __u32 gb_addr_config; /* from KFD */ 375 __u32 num_banks; /* from KFD */ 376 __u32 num_ranks; /* from KFD */ 377 /* struct size can be extended later if needed 378 * without breaking ABI compatibility 379 */ 380 }; 381 382 struct kfd_ioctl_set_trap_handler_args { 383 __u64 tba_addr; /* to KFD */ 384 __u64 tma_addr; /* to KFD */ 385 __u32 gpu_id; /* to KFD */ 386 __u32 pad; 387 }; 388 389 struct kfd_ioctl_acquire_vm_args { 390 __u32 drm_fd; /* to KFD */ 391 __u32 gpu_id; /* to KFD */ 392 }; 393 394 /* Allocation flags: memory types */ 395 #define KFD_IOC_ALLOC_MEM_FLAGS_VRAM (1 << 0) 396 #define KFD_IOC_ALLOC_MEM_FLAGS_GTT (1 << 1) 397 #define KFD_IOC_ALLOC_MEM_FLAGS_USERPTR (1 << 2) 398 #define KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL (1 << 3) 399 #define KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP (1 << 4) 400 /* Allocation flags: attributes/access options */ 401 #define KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE (1 << 31) 402 #define KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE (1 << 30) 403 #define KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC (1 << 29) 404 #define KFD_IOC_ALLOC_MEM_FLAGS_NO_SUBSTITUTE (1 << 28) 405 #define KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM (1 << 27) 406 #define KFD_IOC_ALLOC_MEM_FLAGS_COHERENT (1 << 26) 407 #define KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED (1 << 25) 408 409 /* Allocate memory for later SVM (shared virtual memory) mapping. 410 * 411 * @va_addr: virtual address of the memory to be allocated 412 * all later mappings on all GPUs will use this address 413 * @size: size in bytes 414 * @handle: buffer handle returned to user mode, used to refer to 415 * this allocation for mapping, unmapping and freeing 416 * @mmap_offset: for CPU-mapping the allocation by mmapping a render node 417 * for userptrs this is overloaded to specify the CPU address 418 * @gpu_id: device identifier 419 * @flags: memory type and attributes. See KFD_IOC_ALLOC_MEM_FLAGS above 420 */ 421 struct kfd_ioctl_alloc_memory_of_gpu_args { 422 __u64 va_addr; /* to KFD */ 423 __u64 size; /* to KFD */ 424 __u64 handle; /* from KFD */ 425 __u64 mmap_offset; /* to KFD (userptr), from KFD (mmap offset) */ 426 __u32 gpu_id; /* to KFD */ 427 __u32 flags; 428 }; 429 430 /* Free memory allocated with kfd_ioctl_alloc_memory_of_gpu 431 * 432 * @handle: memory handle returned by alloc 433 */ 434 struct kfd_ioctl_free_memory_of_gpu_args { 435 __u64 handle; /* to KFD */ 436 }; 437 438 /* Map memory to one or more GPUs 439 * 440 * @handle: memory handle returned by alloc 441 * @device_ids_array_ptr: array of gpu_ids (__u32 per device) 442 * @n_devices: number of devices in the array 443 * @n_success: number of devices mapped successfully 444 * 445 * @n_success returns information to the caller how many devices from 446 * the start of the array have mapped the buffer successfully. It can 447 * be passed into a subsequent retry call to skip those devices. For 448 * the first call the caller should initialize it to 0. 449 * 450 * If the ioctl completes with return code 0 (success), n_success == 451 * n_devices. 452 */ 453 struct kfd_ioctl_map_memory_to_gpu_args { 454 __u64 handle; /* to KFD */ 455 __u64 device_ids_array_ptr; /* to KFD */ 456 __u32 n_devices; /* to KFD */ 457 __u32 n_success; /* to/from KFD */ 458 }; 459 460 /* Unmap memory from one or more GPUs 461 * 462 * same arguments as for mapping 463 */ 464 struct kfd_ioctl_unmap_memory_from_gpu_args { 465 __u64 handle; /* to KFD */ 466 __u64 device_ids_array_ptr; /* to KFD */ 467 __u32 n_devices; /* to KFD */ 468 __u32 n_success; /* to/from KFD */ 469 }; 470 471 /* Allocate GWS for specific queue 472 * 473 * @queue_id: queue's id that GWS is allocated for 474 * @num_gws: how many GWS to allocate 475 * @first_gws: index of the first GWS allocated. 476 * only support contiguous GWS allocation 477 */ 478 struct kfd_ioctl_alloc_queue_gws_args { 479 __u32 queue_id; /* to KFD */ 480 __u32 num_gws; /* to KFD */ 481 __u32 first_gws; /* from KFD */ 482 __u32 pad; 483 }; 484 485 struct kfd_ioctl_get_dmabuf_info_args { 486 __u64 size; /* from KFD */ 487 __u64 metadata_ptr; /* to KFD */ 488 __u32 metadata_size; /* to KFD (space allocated by user) 489 * from KFD (actual metadata size) 490 */ 491 __u32 gpu_id; /* from KFD */ 492 __u32 flags; /* from KFD (KFD_IOC_ALLOC_MEM_FLAGS) */ 493 __u32 dmabuf_fd; /* to KFD */ 494 }; 495 496 struct kfd_ioctl_import_dmabuf_args { 497 __u64 va_addr; /* to KFD */ 498 __u64 handle; /* from KFD */ 499 __u32 gpu_id; /* to KFD */ 500 __u32 dmabuf_fd; /* to KFD */ 501 }; 502 503 struct kfd_ioctl_export_dmabuf_args { 504 __u64 handle; /* to KFD */ 505 __u32 flags; /* to KFD */ 506 __u32 dmabuf_fd; /* from KFD */ 507 }; 508 509 /* 510 * KFD SMI(System Management Interface) events 511 */ 512 enum kfd_smi_event { 513 KFD_SMI_EVENT_NONE = 0, /* not used */ 514 KFD_SMI_EVENT_VMFAULT = 1, /* event start counting at 1 */ 515 KFD_SMI_EVENT_THERMAL_THROTTLE = 2, 516 KFD_SMI_EVENT_GPU_PRE_RESET = 3, 517 KFD_SMI_EVENT_GPU_POST_RESET = 4, 518 KFD_SMI_EVENT_MIGRATE_START = 5, 519 KFD_SMI_EVENT_MIGRATE_END = 6, 520 KFD_SMI_EVENT_PAGE_FAULT_START = 7, 521 KFD_SMI_EVENT_PAGE_FAULT_END = 8, 522 KFD_SMI_EVENT_QUEUE_EVICTION = 9, 523 KFD_SMI_EVENT_QUEUE_RESTORE = 10, 524 KFD_SMI_EVENT_UNMAP_FROM_GPU = 11, 525 526 /* 527 * max event number, as a flag bit to get events from all processes, 528 * this requires super user permission, otherwise will not be able to 529 * receive event from any process. Without this flag to receive events 530 * from same process. 531 */ 532 KFD_SMI_EVENT_ALL_PROCESS = 64 533 }; 534 535 enum KFD_MIGRATE_TRIGGERS { 536 KFD_MIGRATE_TRIGGER_PREFETCH, 537 KFD_MIGRATE_TRIGGER_PAGEFAULT_GPU, 538 KFD_MIGRATE_TRIGGER_PAGEFAULT_CPU, 539 KFD_MIGRATE_TRIGGER_TTM_EVICTION 540 }; 541 542 enum KFD_QUEUE_EVICTION_TRIGGERS { 543 KFD_QUEUE_EVICTION_TRIGGER_SVM, 544 KFD_QUEUE_EVICTION_TRIGGER_USERPTR, 545 KFD_QUEUE_EVICTION_TRIGGER_TTM, 546 KFD_QUEUE_EVICTION_TRIGGER_SUSPEND, 547 KFD_QUEUE_EVICTION_CRIU_CHECKPOINT, 548 KFD_QUEUE_EVICTION_CRIU_RESTORE 549 }; 550 551 enum KFD_SVM_UNMAP_TRIGGERS { 552 KFD_SVM_UNMAP_TRIGGER_MMU_NOTIFY, 553 KFD_SVM_UNMAP_TRIGGER_MMU_NOTIFY_MIGRATE, 554 KFD_SVM_UNMAP_TRIGGER_UNMAP_FROM_CPU 555 }; 556 557 #define KFD_SMI_EVENT_MASK_FROM_INDEX(i) (1ULL << ((i) - 1)) 558 #define KFD_SMI_EVENT_MSG_SIZE 96 559 560 struct kfd_ioctl_smi_events_args { 561 __u32 gpuid; /* to KFD */ 562 __u32 anon_fd; /* from KFD */ 563 }; 564 565 /************************************************************************************************** 566 * CRIU IOCTLs (Checkpoint Restore In Userspace) 567 * 568 * When checkpointing a process, the userspace application will perform: 569 * 1. PROCESS_INFO op to determine current process information. This pauses execution and evicts 570 * all the queues. 571 * 2. CHECKPOINT op to checkpoint process contents (BOs, queues, events, svm-ranges) 572 * 3. UNPAUSE op to un-evict all the queues 573 * 574 * When restoring a process, the CRIU userspace application will perform: 575 * 576 * 1. RESTORE op to restore process contents 577 * 2. RESUME op to start the process 578 * 579 * Note: Queues are forced into an evicted state after a successful PROCESS_INFO. User 580 * application needs to perform an UNPAUSE operation after calling PROCESS_INFO. 581 */ 582 583 enum kfd_criu_op { 584 KFD_CRIU_OP_PROCESS_INFO, 585 KFD_CRIU_OP_CHECKPOINT, 586 KFD_CRIU_OP_UNPAUSE, 587 KFD_CRIU_OP_RESTORE, 588 KFD_CRIU_OP_RESUME, 589 }; 590 591 /** 592 * kfd_ioctl_criu_args - Arguments perform CRIU operation 593 * @devices: [in/out] User pointer to memory location for devices information. 594 * This is an array of type kfd_criu_device_bucket. 595 * @bos: [in/out] User pointer to memory location for BOs information 596 * This is an array of type kfd_criu_bo_bucket. 597 * @priv_data: [in/out] User pointer to memory location for private data 598 * @priv_data_size: [in/out] Size of priv_data in bytes 599 * @num_devices: [in/out] Number of GPUs used by process. Size of @devices array. 600 * @num_bos [in/out] Number of BOs used by process. Size of @bos array. 601 * @num_objects: [in/out] Number of objects used by process. Objects are opaque to 602 * user application. 603 * @pid: [in/out] PID of the process being checkpointed 604 * @op [in] Type of operation (kfd_criu_op) 605 * 606 * Return: 0 on success, -errno on failure 607 */ 608 struct kfd_ioctl_criu_args { 609 __u64 devices; /* Used during ops: CHECKPOINT, RESTORE */ 610 __u64 bos; /* Used during ops: CHECKPOINT, RESTORE */ 611 __u64 priv_data; /* Used during ops: CHECKPOINT, RESTORE */ 612 __u64 priv_data_size; /* Used during ops: PROCESS_INFO, RESTORE */ 613 __u32 num_devices; /* Used during ops: PROCESS_INFO, RESTORE */ 614 __u32 num_bos; /* Used during ops: PROCESS_INFO, RESTORE */ 615 __u32 num_objects; /* Used during ops: PROCESS_INFO, RESTORE */ 616 __u32 pid; /* Used during ops: PROCESS_INFO, RESUME */ 617 __u32 op; 618 }; 619 620 struct kfd_criu_device_bucket { 621 __u32 user_gpu_id; 622 __u32 actual_gpu_id; 623 __u32 drm_fd; 624 __u32 pad; 625 }; 626 627 struct kfd_criu_bo_bucket { 628 __u64 addr; 629 __u64 size; 630 __u64 offset; 631 __u64 restored_offset; /* During restore, updated offset for BO */ 632 __u32 gpu_id; /* This is the user_gpu_id */ 633 __u32 alloc_flags; 634 __u32 dmabuf_fd; 635 __u32 pad; 636 }; 637 638 /* CRIU IOCTLs - END */ 639 /**************************************************************************************************/ 640 641 /* Register offset inside the remapped mmio page 642 */ 643 enum kfd_mmio_remap { 644 KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL = 0, 645 KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL = 4, 646 }; 647 648 /* Guarantee host access to memory */ 649 #define KFD_IOCTL_SVM_FLAG_HOST_ACCESS 0x00000001 650 /* Fine grained coherency between all devices with access */ 651 #define KFD_IOCTL_SVM_FLAG_COHERENT 0x00000002 652 /* Use any GPU in same hive as preferred device */ 653 #define KFD_IOCTL_SVM_FLAG_HIVE_LOCAL 0x00000004 654 /* GPUs only read, allows replication */ 655 #define KFD_IOCTL_SVM_FLAG_GPU_RO 0x00000008 656 /* Allow execution on GPU */ 657 #define KFD_IOCTL_SVM_FLAG_GPU_EXEC 0x00000010 658 /* GPUs mostly read, may allow similar optimizations as RO, but writes fault */ 659 #define KFD_IOCTL_SVM_FLAG_GPU_READ_MOSTLY 0x00000020 660 /* Keep GPU memory mapping always valid as if XNACK is disable */ 661 #define KFD_IOCTL_SVM_FLAG_GPU_ALWAYS_MAPPED 0x00000040 662 663 /** 664 * kfd_ioctl_svm_op - SVM ioctl operations 665 * 666 * @KFD_IOCTL_SVM_OP_SET_ATTR: Modify one or more attributes 667 * @KFD_IOCTL_SVM_OP_GET_ATTR: Query one or more attributes 668 */ 669 enum kfd_ioctl_svm_op { 670 KFD_IOCTL_SVM_OP_SET_ATTR, 671 KFD_IOCTL_SVM_OP_GET_ATTR 672 }; 673 674 /** kfd_ioctl_svm_location - Enum for preferred and prefetch locations 675 * 676 * GPU IDs are used to specify GPUs as preferred and prefetch locations. 677 * Below definitions are used for system memory or for leaving the preferred 678 * location unspecified. 679 */ 680 enum kfd_ioctl_svm_location { 681 KFD_IOCTL_SVM_LOCATION_SYSMEM = 0, 682 KFD_IOCTL_SVM_LOCATION_UNDEFINED = 0xffffffff 683 }; 684 685 /** 686 * kfd_ioctl_svm_attr_type - SVM attribute types 687 * 688 * @KFD_IOCTL_SVM_ATTR_PREFERRED_LOC: gpuid of the preferred location, 0 for 689 * system memory 690 * @KFD_IOCTL_SVM_ATTR_PREFETCH_LOC: gpuid of the prefetch location, 0 for 691 * system memory. Setting this triggers an 692 * immediate prefetch (migration). 693 * @KFD_IOCTL_SVM_ATTR_ACCESS: 694 * @KFD_IOCTL_SVM_ATTR_ACCESS_IN_PLACE: 695 * @KFD_IOCTL_SVM_ATTR_NO_ACCESS: specify memory access for the gpuid given 696 * by the attribute value 697 * @KFD_IOCTL_SVM_ATTR_SET_FLAGS: bitmask of flags to set (see 698 * KFD_IOCTL_SVM_FLAG_...) 699 * @KFD_IOCTL_SVM_ATTR_CLR_FLAGS: bitmask of flags to clear 700 * @KFD_IOCTL_SVM_ATTR_GRANULARITY: migration granularity 701 * (log2 num pages) 702 */ 703 enum kfd_ioctl_svm_attr_type { 704 KFD_IOCTL_SVM_ATTR_PREFERRED_LOC, 705 KFD_IOCTL_SVM_ATTR_PREFETCH_LOC, 706 KFD_IOCTL_SVM_ATTR_ACCESS, 707 KFD_IOCTL_SVM_ATTR_ACCESS_IN_PLACE, 708 KFD_IOCTL_SVM_ATTR_NO_ACCESS, 709 KFD_IOCTL_SVM_ATTR_SET_FLAGS, 710 KFD_IOCTL_SVM_ATTR_CLR_FLAGS, 711 KFD_IOCTL_SVM_ATTR_GRANULARITY 712 }; 713 714 /** 715 * kfd_ioctl_svm_attribute - Attributes as pairs of type and value 716 * 717 * The meaning of the @value depends on the attribute type. 718 * 719 * @type: attribute type (see enum @kfd_ioctl_svm_attr_type) 720 * @value: attribute value 721 */ 722 struct kfd_ioctl_svm_attribute { 723 __u32 type; 724 __u32 value; 725 }; 726 727 /** 728 * kfd_ioctl_svm_args - Arguments for SVM ioctl 729 * 730 * @op specifies the operation to perform (see enum 731 * @kfd_ioctl_svm_op). @start_addr and @size are common for all 732 * operations. 733 * 734 * A variable number of attributes can be given in @attrs. 735 * @nattr specifies the number of attributes. New attributes can be 736 * added in the future without breaking the ABI. If unknown attributes 737 * are given, the function returns -EINVAL. 738 * 739 * @KFD_IOCTL_SVM_OP_SET_ATTR sets attributes for a virtual address 740 * range. It may overlap existing virtual address ranges. If it does, 741 * the existing ranges will be split such that the attribute changes 742 * only apply to the specified address range. 743 * 744 * @KFD_IOCTL_SVM_OP_GET_ATTR returns the intersection of attributes 745 * over all memory in the given range and returns the result as the 746 * attribute value. If different pages have different preferred or 747 * prefetch locations, 0xffffffff will be returned for 748 * @KFD_IOCTL_SVM_ATTR_PREFERRED_LOC or 749 * @KFD_IOCTL_SVM_ATTR_PREFETCH_LOC resepctively. For 750 * @KFD_IOCTL_SVM_ATTR_SET_FLAGS, flags of all pages will be 751 * aggregated by bitwise AND. That means, a flag will be set in the 752 * output, if that flag is set for all pages in the range. For 753 * @KFD_IOCTL_SVM_ATTR_CLR_FLAGS, flags of all pages will be 754 * aggregated by bitwise NOR. That means, a flag will be set in the 755 * output, if that flag is clear for all pages in the range. 756 * The minimum migration granularity throughout the range will be 757 * returned for @KFD_IOCTL_SVM_ATTR_GRANULARITY. 758 * 759 * Querying of accessibility attributes works by initializing the 760 * attribute type to @KFD_IOCTL_SVM_ATTR_ACCESS and the value to the 761 * GPUID being queried. Multiple attributes can be given to allow 762 * querying multiple GPUIDs. The ioctl function overwrites the 763 * attribute type to indicate the access for the specified GPU. 764 */ 765 struct kfd_ioctl_svm_args { 766 __u64 start_addr; 767 __u64 size; 768 __u32 op; 769 __u32 nattr; 770 /* Variable length array of attributes */ 771 struct kfd_ioctl_svm_attribute attrs[]; 772 }; 773 774 /** 775 * kfd_ioctl_set_xnack_mode_args - Arguments for set_xnack_mode 776 * 777 * @xnack_enabled: [in/out] Whether to enable XNACK mode for this process 778 * 779 * @xnack_enabled indicates whether recoverable page faults should be 780 * enabled for the current process. 0 means disabled, positive means 781 * enabled, negative means leave unchanged. If enabled, virtual address 782 * translations on GFXv9 and later AMD GPUs can return XNACK and retry 783 * the access until a valid PTE is available. This is used to implement 784 * device page faults. 785 * 786 * On output, @xnack_enabled returns the (new) current mode (0 or 787 * positive). Therefore, a negative input value can be used to query 788 * the current mode without changing it. 789 * 790 * The XNACK mode fundamentally changes the way SVM managed memory works 791 * in the driver, with subtle effects on application performance and 792 * functionality. 793 * 794 * Enabling XNACK mode requires shader programs to be compiled 795 * differently. Furthermore, not all GPUs support changing the mode 796 * per-process. Therefore changing the mode is only allowed while no 797 * user mode queues exist in the process. This ensure that no shader 798 * code is running that may be compiled for the wrong mode. And GPUs 799 * that cannot change to the requested mode will prevent the XNACK 800 * mode from occurring. All GPUs used by the process must be in the 801 * same XNACK mode. 802 * 803 * GFXv8 or older GPUs do not support 48 bit virtual addresses or SVM. 804 * Therefore those GPUs are not considered for the XNACK mode switch. 805 * 806 * Return: 0 on success, -errno on failure 807 */ 808 struct kfd_ioctl_set_xnack_mode_args { 809 __s32 xnack_enabled; 810 }; 811 812 /* Wave launch override modes */ 813 enum kfd_dbg_trap_override_mode { 814 KFD_DBG_TRAP_OVERRIDE_OR = 0, 815 KFD_DBG_TRAP_OVERRIDE_REPLACE = 1 816 }; 817 818 /* Wave launch overrides */ 819 enum kfd_dbg_trap_mask { 820 KFD_DBG_TRAP_MASK_FP_INVALID = 1, 821 KFD_DBG_TRAP_MASK_FP_INPUT_DENORMAL = 2, 822 KFD_DBG_TRAP_MASK_FP_DIVIDE_BY_ZERO = 4, 823 KFD_DBG_TRAP_MASK_FP_OVERFLOW = 8, 824 KFD_DBG_TRAP_MASK_FP_UNDERFLOW = 16, 825 KFD_DBG_TRAP_MASK_FP_INEXACT = 32, 826 KFD_DBG_TRAP_MASK_INT_DIVIDE_BY_ZERO = 64, 827 KFD_DBG_TRAP_MASK_DBG_ADDRESS_WATCH = 128, 828 KFD_DBG_TRAP_MASK_DBG_MEMORY_VIOLATION = 256, 829 KFD_DBG_TRAP_MASK_TRAP_ON_WAVE_START = (1 << 30), 830 KFD_DBG_TRAP_MASK_TRAP_ON_WAVE_END = (1 << 31) 831 }; 832 833 /* Wave launch modes */ 834 enum kfd_dbg_trap_wave_launch_mode { 835 KFD_DBG_TRAP_WAVE_LAUNCH_MODE_NORMAL = 0, 836 KFD_DBG_TRAP_WAVE_LAUNCH_MODE_HALT = 1, 837 KFD_DBG_TRAP_WAVE_LAUNCH_MODE_DEBUG = 3 838 }; 839 840 /* Address watch modes */ 841 enum kfd_dbg_trap_address_watch_mode { 842 KFD_DBG_TRAP_ADDRESS_WATCH_MODE_READ = 0, 843 KFD_DBG_TRAP_ADDRESS_WATCH_MODE_NONREAD = 1, 844 KFD_DBG_TRAP_ADDRESS_WATCH_MODE_ATOMIC = 2, 845 KFD_DBG_TRAP_ADDRESS_WATCH_MODE_ALL = 3 846 }; 847 848 /* Additional wave settings */ 849 enum kfd_dbg_trap_flags { 850 KFD_DBG_TRAP_FLAG_SINGLE_MEM_OP = 1, 851 }; 852 853 /* Trap exceptions */ 854 enum kfd_dbg_trap_exception_code { 855 EC_NONE = 0, 856 /* per queue */ 857 EC_QUEUE_WAVE_ABORT = 1, 858 EC_QUEUE_WAVE_TRAP = 2, 859 EC_QUEUE_WAVE_MATH_ERROR = 3, 860 EC_QUEUE_WAVE_ILLEGAL_INSTRUCTION = 4, 861 EC_QUEUE_WAVE_MEMORY_VIOLATION = 5, 862 EC_QUEUE_WAVE_APERTURE_VIOLATION = 6, 863 EC_QUEUE_PACKET_DISPATCH_DIM_INVALID = 16, 864 EC_QUEUE_PACKET_DISPATCH_GROUP_SEGMENT_SIZE_INVALID = 17, 865 EC_QUEUE_PACKET_DISPATCH_CODE_INVALID = 18, 866 EC_QUEUE_PACKET_RESERVED = 19, 867 EC_QUEUE_PACKET_UNSUPPORTED = 20, 868 EC_QUEUE_PACKET_DISPATCH_WORK_GROUP_SIZE_INVALID = 21, 869 EC_QUEUE_PACKET_DISPATCH_REGISTER_INVALID = 22, 870 EC_QUEUE_PACKET_VENDOR_UNSUPPORTED = 23, 871 EC_QUEUE_PREEMPTION_ERROR = 30, 872 EC_QUEUE_NEW = 31, 873 /* per device */ 874 EC_DEVICE_QUEUE_DELETE = 32, 875 EC_DEVICE_MEMORY_VIOLATION = 33, 876 EC_DEVICE_RAS_ERROR = 34, 877 EC_DEVICE_FATAL_HALT = 35, 878 EC_DEVICE_NEW = 36, 879 /* per process */ 880 EC_PROCESS_RUNTIME = 48, 881 EC_PROCESS_DEVICE_REMOVE = 49, 882 EC_MAX 883 }; 884 885 /* Mask generated by ecode in kfd_dbg_trap_exception_code */ 886 #define KFD_EC_MASK(ecode) (1ULL << (ecode - 1)) 887 888 /* Masks for exception code type checks below */ 889 #define KFD_EC_MASK_QUEUE (KFD_EC_MASK(EC_QUEUE_WAVE_ABORT) | \ 890 KFD_EC_MASK(EC_QUEUE_WAVE_TRAP) | \ 891 KFD_EC_MASK(EC_QUEUE_WAVE_MATH_ERROR) | \ 892 KFD_EC_MASK(EC_QUEUE_WAVE_ILLEGAL_INSTRUCTION) | \ 893 KFD_EC_MASK(EC_QUEUE_WAVE_MEMORY_VIOLATION) | \ 894 KFD_EC_MASK(EC_QUEUE_WAVE_APERTURE_VIOLATION) | \ 895 KFD_EC_MASK(EC_QUEUE_PACKET_DISPATCH_DIM_INVALID) | \ 896 KFD_EC_MASK(EC_QUEUE_PACKET_DISPATCH_GROUP_SEGMENT_SIZE_INVALID) | \ 897 KFD_EC_MASK(EC_QUEUE_PACKET_DISPATCH_CODE_INVALID) | \ 898 KFD_EC_MASK(EC_QUEUE_PACKET_RESERVED) | \ 899 KFD_EC_MASK(EC_QUEUE_PACKET_UNSUPPORTED) | \ 900 KFD_EC_MASK(EC_QUEUE_PACKET_DISPATCH_WORK_GROUP_SIZE_INVALID) | \ 901 KFD_EC_MASK(EC_QUEUE_PACKET_DISPATCH_REGISTER_INVALID) | \ 902 KFD_EC_MASK(EC_QUEUE_PACKET_VENDOR_UNSUPPORTED) | \ 903 KFD_EC_MASK(EC_QUEUE_PREEMPTION_ERROR) | \ 904 KFD_EC_MASK(EC_QUEUE_NEW)) 905 #define KFD_EC_MASK_DEVICE (KFD_EC_MASK(EC_DEVICE_QUEUE_DELETE) | \ 906 KFD_EC_MASK(EC_DEVICE_RAS_ERROR) | \ 907 KFD_EC_MASK(EC_DEVICE_FATAL_HALT) | \ 908 KFD_EC_MASK(EC_DEVICE_MEMORY_VIOLATION) | \ 909 KFD_EC_MASK(EC_DEVICE_NEW)) 910 #define KFD_EC_MASK_PROCESS (KFD_EC_MASK(EC_PROCESS_RUNTIME) | \ 911 KFD_EC_MASK(EC_PROCESS_DEVICE_REMOVE)) 912 913 /* Checks for exception code types for KFD search */ 914 #define KFD_DBG_EC_TYPE_IS_QUEUE(ecode) \ 915 (!!(KFD_EC_MASK(ecode) & KFD_EC_MASK_QUEUE)) 916 #define KFD_DBG_EC_TYPE_IS_DEVICE(ecode) \ 917 (!!(KFD_EC_MASK(ecode) & KFD_EC_MASK_DEVICE)) 918 #define KFD_DBG_EC_TYPE_IS_PROCESS(ecode) \ 919 (!!(KFD_EC_MASK(ecode) & KFD_EC_MASK_PROCESS)) 920 921 922 /* Runtime enable states */ 923 enum kfd_dbg_runtime_state { 924 DEBUG_RUNTIME_STATE_DISABLED = 0, 925 DEBUG_RUNTIME_STATE_ENABLED = 1, 926 DEBUG_RUNTIME_STATE_ENABLED_BUSY = 2, 927 DEBUG_RUNTIME_STATE_ENABLED_ERROR = 3 928 }; 929 930 /* Runtime enable status */ 931 struct kfd_runtime_info { 932 __u64 r_debug; 933 __u32 runtime_state; 934 __u32 ttmp_setup; 935 }; 936 937 /* Enable modes for runtime enable */ 938 #define KFD_RUNTIME_ENABLE_MODE_ENABLE_MASK 1 939 #define KFD_RUNTIME_ENABLE_MODE_TTMP_SAVE_MASK 2 940 941 /** 942 * kfd_ioctl_runtime_enable_args - Arguments for runtime enable 943 * 944 * Coordinates debug exception signalling and debug device enablement with runtime. 945 * 946 * @r_debug - pointer to user struct for sharing information between ROCr and the debuggger 947 * @mode_mask - mask to set mode 948 * KFD_RUNTIME_ENABLE_MODE_ENABLE_MASK - enable runtime for debugging, otherwise disable 949 * KFD_RUNTIME_ENABLE_MODE_TTMP_SAVE_MASK - enable trap temporary setup (ignore on disable) 950 * @capabilities_mask - mask to notify runtime on what KFD supports 951 * 952 * Return - 0 on SUCCESS. 953 * - EBUSY if runtime enable call already pending. 954 * - EEXIST if user queues already active prior to call. 955 * If process is debug enabled, runtime enable will enable debug devices and 956 * wait for debugger process to send runtime exception EC_PROCESS_RUNTIME 957 * to unblock - see kfd_ioctl_dbg_trap_args. 958 * 959 */ 960 struct kfd_ioctl_runtime_enable_args { 961 __u64 r_debug; 962 __u32 mode_mask; 963 __u32 capabilities_mask; 964 }; 965 966 /* Queue information */ 967 struct kfd_queue_snapshot_entry { 968 __u64 exception_status; 969 __u64 ring_base_address; 970 __u64 write_pointer_address; 971 __u64 read_pointer_address; 972 __u64 ctx_save_restore_address; 973 __u32 queue_id; 974 __u32 gpu_id; 975 __u32 ring_size; 976 __u32 queue_type; 977 __u32 ctx_save_restore_area_size; 978 __u32 reserved; 979 }; 980 981 /* Queue status return for suspend/resume */ 982 #define KFD_DBG_QUEUE_ERROR_BIT 30 983 #define KFD_DBG_QUEUE_INVALID_BIT 31 984 #define KFD_DBG_QUEUE_ERROR_MASK (1 << KFD_DBG_QUEUE_ERROR_BIT) 985 #define KFD_DBG_QUEUE_INVALID_MASK (1 << KFD_DBG_QUEUE_INVALID_BIT) 986 987 /* Context save area header information */ 988 struct kfd_context_save_area_header { 989 struct { 990 __u32 control_stack_offset; 991 __u32 control_stack_size; 992 __u32 wave_state_offset; 993 __u32 wave_state_size; 994 } wave_state; 995 __u32 debug_offset; 996 __u32 debug_size; 997 __u64 err_payload_addr; 998 __u32 err_event_id; 999 __u32 reserved1; 1000 }; 1001 1002 /* 1003 * Debug operations 1004 * 1005 * For specifics on usage and return values, see documentation per operation 1006 * below. Otherwise, generic error returns apply: 1007 * - ESRCH if the process to debug does not exist. 1008 * 1009 * - EINVAL (with KFD_IOC_DBG_TRAP_ENABLE exempt) if operation 1010 * KFD_IOC_DBG_TRAP_ENABLE has not succeeded prior. 1011 * Also returns this error if GPU hardware scheduling is not supported. 1012 * 1013 * - EPERM (with KFD_IOC_DBG_TRAP_DISABLE exempt) if target process is not 1014 * PTRACE_ATTACHED. KFD_IOC_DBG_TRAP_DISABLE is exempt to allow 1015 * clean up of debug mode as long as process is debug enabled. 1016 * 1017 * - EACCES if any DBG_HW_OP (debug hardware operation) is requested when 1018 * AMDKFD_IOC_RUNTIME_ENABLE has not succeeded prior. 1019 * 1020 * - ENODEV if any GPU does not support debugging on a DBG_HW_OP call. 1021 * 1022 * - Other errors may be returned when a DBG_HW_OP occurs while the GPU 1023 * is in a fatal state. 1024 * 1025 */ 1026 enum kfd_dbg_trap_operations { 1027 KFD_IOC_DBG_TRAP_ENABLE = 0, 1028 KFD_IOC_DBG_TRAP_DISABLE = 1, 1029 KFD_IOC_DBG_TRAP_SEND_RUNTIME_EVENT = 2, 1030 KFD_IOC_DBG_TRAP_SET_EXCEPTIONS_ENABLED = 3, 1031 KFD_IOC_DBG_TRAP_SET_WAVE_LAUNCH_OVERRIDE = 4, /* DBG_HW_OP */ 1032 KFD_IOC_DBG_TRAP_SET_WAVE_LAUNCH_MODE = 5, /* DBG_HW_OP */ 1033 KFD_IOC_DBG_TRAP_SUSPEND_QUEUES = 6, /* DBG_HW_OP */ 1034 KFD_IOC_DBG_TRAP_RESUME_QUEUES = 7, /* DBG_HW_OP */ 1035 KFD_IOC_DBG_TRAP_SET_NODE_ADDRESS_WATCH = 8, /* DBG_HW_OP */ 1036 KFD_IOC_DBG_TRAP_CLEAR_NODE_ADDRESS_WATCH = 9, /* DBG_HW_OP */ 1037 KFD_IOC_DBG_TRAP_SET_FLAGS = 10, 1038 KFD_IOC_DBG_TRAP_QUERY_DEBUG_EVENT = 11, 1039 KFD_IOC_DBG_TRAP_QUERY_EXCEPTION_INFO = 12, 1040 KFD_IOC_DBG_TRAP_GET_QUEUE_SNAPSHOT = 13, 1041 KFD_IOC_DBG_TRAP_GET_DEVICE_SNAPSHOT = 14 1042 }; 1043 1044 /** 1045 * kfd_ioctl_dbg_trap_enable_args 1046 * 1047 * Arguments for KFD_IOC_DBG_TRAP_ENABLE. 1048 * 1049 * Enables debug session for target process. Call @op KFD_IOC_DBG_TRAP_DISABLE in 1050 * kfd_ioctl_dbg_trap_args to disable debug session. 1051 * 1052 * @exception_mask (IN) - exceptions to raise to the debugger 1053 * @rinfo_ptr (IN) - pointer to runtime info buffer (see kfd_runtime_info) 1054 * @rinfo_size (IN/OUT) - size of runtime info buffer in bytes 1055 * @dbg_fd (IN) - fd the KFD will nofify the debugger with of raised 1056 * exceptions set in exception_mask. 1057 * 1058 * Generic errors apply (see kfd_dbg_trap_operations). 1059 * Return - 0 on SUCCESS. 1060 * Copies KFD saved kfd_runtime_info to @rinfo_ptr on enable. 1061 * Size of kfd_runtime saved by the KFD returned to @rinfo_size. 1062 * - EBADF if KFD cannot get a reference to dbg_fd. 1063 * - EFAULT if KFD cannot copy runtime info to rinfo_ptr. 1064 * - EINVAL if target process is already debug enabled. 1065 * 1066 */ 1067 struct kfd_ioctl_dbg_trap_enable_args { 1068 __u64 exception_mask; 1069 __u64 rinfo_ptr; 1070 __u32 rinfo_size; 1071 __u32 dbg_fd; 1072 }; 1073 1074 /** 1075 * kfd_ioctl_dbg_trap_send_runtime_event_args 1076 * 1077 * 1078 * Arguments for KFD_IOC_DBG_TRAP_SEND_RUNTIME_EVENT. 1079 * Raises exceptions to runtime. 1080 * 1081 * @exception_mask (IN) - exceptions to raise to runtime 1082 * @gpu_id (IN) - target device id 1083 * @queue_id (IN) - target queue id 1084 * 1085 * Generic errors apply (see kfd_dbg_trap_operations). 1086 * Return - 0 on SUCCESS. 1087 * - ENODEV if gpu_id not found. 1088 * If exception_mask contains EC_PROCESS_RUNTIME, unblocks pending 1089 * AMDKFD_IOC_RUNTIME_ENABLE call - see kfd_ioctl_runtime_enable_args. 1090 * All other exceptions are raised to runtime through err_payload_addr. 1091 * See kfd_context_save_area_header. 1092 */ 1093 struct kfd_ioctl_dbg_trap_send_runtime_event_args { 1094 __u64 exception_mask; 1095 __u32 gpu_id; 1096 __u32 queue_id; 1097 }; 1098 1099 /** 1100 * kfd_ioctl_dbg_trap_set_exceptions_enabled_args 1101 * 1102 * Arguments for KFD_IOC_SET_EXCEPTIONS_ENABLED 1103 * Set new exceptions to be raised to the debugger. 1104 * 1105 * @exception_mask (IN) - new exceptions to raise the debugger 1106 * 1107 * Generic errors apply (see kfd_dbg_trap_operations). 1108 * Return - 0 on SUCCESS. 1109 */ 1110 struct kfd_ioctl_dbg_trap_set_exceptions_enabled_args { 1111 __u64 exception_mask; 1112 }; 1113 1114 /** 1115 * kfd_ioctl_dbg_trap_set_wave_launch_override_args 1116 * 1117 * Arguments for KFD_IOC_DBG_TRAP_SET_WAVE_LAUNCH_OVERRIDE 1118 * Enable HW exceptions to raise trap. 1119 * 1120 * @override_mode (IN) - see kfd_dbg_trap_override_mode 1121 * @enable_mask (IN/OUT) - reference kfd_dbg_trap_mask. 1122 * IN is the override modes requested to be enabled. 1123 * OUT is referenced in Return below. 1124 * @support_request_mask (IN/OUT) - reference kfd_dbg_trap_mask. 1125 * IN is the override modes requested for support check. 1126 * OUT is referenced in Return below. 1127 * 1128 * Generic errors apply (see kfd_dbg_trap_operations). 1129 * Return - 0 on SUCCESS. 1130 * Previous enablement is returned in @enable_mask. 1131 * Actual override support is returned in @support_request_mask. 1132 * - EINVAL if override mode is not supported. 1133 * - EACCES if trap support requested is not actually supported. 1134 * i.e. enable_mask (IN) is not a subset of support_request_mask (OUT). 1135 * Otherwise it is considered a generic error (see kfd_dbg_trap_operations). 1136 */ 1137 struct kfd_ioctl_dbg_trap_set_wave_launch_override_args { 1138 __u32 override_mode; 1139 __u32 enable_mask; 1140 __u32 support_request_mask; 1141 __u32 pad; 1142 }; 1143 1144 /** 1145 * kfd_ioctl_dbg_trap_set_wave_launch_mode_args 1146 * 1147 * Arguments for KFD_IOC_DBG_TRAP_SET_WAVE_LAUNCH_MODE 1148 * Set wave launch mode. 1149 * 1150 * @mode (IN) - see kfd_dbg_trap_wave_launch_mode 1151 * 1152 * Generic errors apply (see kfd_dbg_trap_operations). 1153 * Return - 0 on SUCCESS. 1154 */ 1155 struct kfd_ioctl_dbg_trap_set_wave_launch_mode_args { 1156 __u32 launch_mode; 1157 __u32 pad; 1158 }; 1159 1160 /** 1161 * kfd_ioctl_dbg_trap_suspend_queues_ags 1162 * 1163 * Arguments for KFD_IOC_DBG_TRAP_SUSPEND_QUEUES 1164 * Suspend queues. 1165 * 1166 * @exception_mask (IN) - raised exceptions to clear 1167 * @queue_array_ptr (IN) - pointer to array of queue ids (u32 per queue id) 1168 * to suspend 1169 * @num_queues (IN) - number of queues to suspend in @queue_array_ptr 1170 * @grace_period (IN) - wave time allowance before preemption 1171 * per 1K GPU clock cycle unit 1172 * 1173 * Generic errors apply (see kfd_dbg_trap_operations). 1174 * Destruction of a suspended queue is blocked until the queue is 1175 * resumed. This allows the debugger to access queue information and 1176 * the its context save area without running into a race condition on 1177 * queue destruction. 1178 * Automatically copies per queue context save area header information 1179 * into the save area base 1180 * (see kfd_queue_snapshot_entry and kfd_context_save_area_header). 1181 * 1182 * Return - Number of queues suspended on SUCCESS. 1183 * . KFD_DBG_QUEUE_ERROR_MASK and KFD_DBG_QUEUE_INVALID_MASK masked 1184 * for each queue id in @queue_array_ptr array reports unsuccessful 1185 * suspend reason. 1186 * KFD_DBG_QUEUE_ERROR_MASK = HW failure. 1187 * KFD_DBG_QUEUE_INVALID_MASK = queue does not exist, is new or 1188 * is being destroyed. 1189 */ 1190 struct kfd_ioctl_dbg_trap_suspend_queues_args { 1191 __u64 exception_mask; 1192 __u64 queue_array_ptr; 1193 __u32 num_queues; 1194 __u32 grace_period; 1195 }; 1196 1197 /** 1198 * kfd_ioctl_dbg_trap_resume_queues_args 1199 * 1200 * Arguments for KFD_IOC_DBG_TRAP_RESUME_QUEUES 1201 * Resume queues. 1202 * 1203 * @queue_array_ptr (IN) - pointer to array of queue ids (u32 per queue id) 1204 * to resume 1205 * @num_queues (IN) - number of queues to resume in @queue_array_ptr 1206 * 1207 * Generic errors apply (see kfd_dbg_trap_operations). 1208 * Return - Number of queues resumed on SUCCESS. 1209 * KFD_DBG_QUEUE_ERROR_MASK and KFD_DBG_QUEUE_INVALID_MASK mask 1210 * for each queue id in @queue_array_ptr array reports unsuccessful 1211 * resume reason. 1212 * KFD_DBG_QUEUE_ERROR_MASK = HW failure. 1213 * KFD_DBG_QUEUE_INVALID_MASK = queue does not exist. 1214 */ 1215 struct kfd_ioctl_dbg_trap_resume_queues_args { 1216 __u64 queue_array_ptr; 1217 __u32 num_queues; 1218 __u32 pad; 1219 }; 1220 1221 /** 1222 * kfd_ioctl_dbg_trap_set_node_address_watch_args 1223 * 1224 * Arguments for KFD_IOC_DBG_TRAP_SET_NODE_ADDRESS_WATCH 1225 * Sets address watch for device. 1226 * 1227 * @address (IN) - watch address to set 1228 * @mode (IN) - see kfd_dbg_trap_address_watch_mode 1229 * @mask (IN) - watch address mask 1230 * @gpu_id (IN) - target gpu to set watch point 1231 * @id (OUT) - watch id allocated 1232 * 1233 * Generic errors apply (see kfd_dbg_trap_operations). 1234 * Return - 0 on SUCCESS. 1235 * Allocated watch ID returned to @id. 1236 * - ENODEV if gpu_id not found. 1237 * - ENOMEM if watch IDs can be allocated 1238 */ 1239 struct kfd_ioctl_dbg_trap_set_node_address_watch_args { 1240 __u64 address; 1241 __u32 mode; 1242 __u32 mask; 1243 __u32 gpu_id; 1244 __u32 id; 1245 }; 1246 1247 /** 1248 * kfd_ioctl_dbg_trap_clear_node_address_watch_args 1249 * 1250 * Arguments for KFD_IOC_DBG_TRAP_CLEAR_NODE_ADDRESS_WATCH 1251 * Clear address watch for device. 1252 * 1253 * @gpu_id (IN) - target device to clear watch point 1254 * @id (IN) - allocated watch id to clear 1255 * 1256 * Generic errors apply (see kfd_dbg_trap_operations). 1257 * Return - 0 on SUCCESS. 1258 * - ENODEV if gpu_id not found. 1259 * - EINVAL if watch ID has not been allocated. 1260 */ 1261 struct kfd_ioctl_dbg_trap_clear_node_address_watch_args { 1262 __u32 gpu_id; 1263 __u32 id; 1264 }; 1265 1266 /** 1267 * kfd_ioctl_dbg_trap_set_flags_args 1268 * 1269 * Arguments for KFD_IOC_DBG_TRAP_SET_FLAGS 1270 * Sets flags for wave behaviour. 1271 * 1272 * @flags (IN/OUT) - IN = flags to enable, OUT = flags previously enabled 1273 * 1274 * Generic errors apply (see kfd_dbg_trap_operations). 1275 * Return - 0 on SUCCESS. 1276 * - EACCESS if any debug device does not allow flag options. 1277 */ 1278 struct kfd_ioctl_dbg_trap_set_flags_args { 1279 __u32 flags; 1280 __u32 pad; 1281 }; 1282 1283 /** 1284 * kfd_ioctl_dbg_trap_query_debug_event_args 1285 * 1286 * Arguments for KFD_IOC_DBG_TRAP_QUERY_DEBUG_EVENT 1287 * 1288 * Find one or more raised exceptions. This function can return multiple 1289 * exceptions from a single queue or a single device with one call. To find 1290 * all raised exceptions, this function must be called repeatedly until it 1291 * returns -EAGAIN. Returned exceptions can optionally be cleared by 1292 * setting the corresponding bit in the @exception_mask input parameter. 1293 * However, clearing an exception prevents retrieving further information 1294 * about it with KFD_IOC_DBG_TRAP_QUERY_EXCEPTION_INFO. 1295 * 1296 * @exception_mask (IN/OUT) - exception to clear (IN) and raised (OUT) 1297 * @gpu_id (OUT) - gpu id of exceptions raised 1298 * @queue_id (OUT) - queue id of exceptions raised 1299 * 1300 * Generic errors apply (see kfd_dbg_trap_operations). 1301 * Return - 0 on raised exception found 1302 * Raised exceptions found are returned in @exception mask 1303 * with reported source id returned in @gpu_id or @queue_id. 1304 * - EAGAIN if no raised exception has been found 1305 */ 1306 struct kfd_ioctl_dbg_trap_query_debug_event_args { 1307 __u64 exception_mask; 1308 __u32 gpu_id; 1309 __u32 queue_id; 1310 }; 1311 1312 /** 1313 * kfd_ioctl_dbg_trap_query_exception_info_args 1314 * 1315 * Arguments KFD_IOC_DBG_TRAP_QUERY_EXCEPTION_INFO 1316 * Get additional info on raised exception. 1317 * 1318 * @info_ptr (IN) - pointer to exception info buffer to copy to 1319 * @info_size (IN/OUT) - exception info buffer size (bytes) 1320 * @source_id (IN) - target gpu or queue id 1321 * @exception_code (IN) - target exception 1322 * @clear_exception (IN) - clear raised @exception_code exception 1323 * (0 = false, 1 = true) 1324 * 1325 * Generic errors apply (see kfd_dbg_trap_operations). 1326 * Return - 0 on SUCCESS. 1327 * If @exception_code is EC_DEVICE_MEMORY_VIOLATION, copy @info_size(OUT) 1328 * bytes of memory exception data to @info_ptr. 1329 * If @exception_code is EC_PROCESS_RUNTIME, copy saved 1330 * kfd_runtime_info to @info_ptr. 1331 * Actual required @info_ptr size (bytes) is returned in @info_size. 1332 */ 1333 struct kfd_ioctl_dbg_trap_query_exception_info_args { 1334 __u64 info_ptr; 1335 __u32 info_size; 1336 __u32 source_id; 1337 __u32 exception_code; 1338 __u32 clear_exception; 1339 }; 1340 1341 /** 1342 * kfd_ioctl_dbg_trap_get_queue_snapshot_args 1343 * 1344 * Arguments KFD_IOC_DBG_TRAP_GET_QUEUE_SNAPSHOT 1345 * Get queue information. 1346 * 1347 * @exception_mask (IN) - exceptions raised to clear 1348 * @snapshot_buf_ptr (IN) - queue snapshot entry buffer (see kfd_queue_snapshot_entry) 1349 * @num_queues (IN/OUT) - number of queue snapshot entries 1350 * The debugger specifies the size of the array allocated in @num_queues. 1351 * KFD returns the number of queues that actually existed. If this is 1352 * larger than the size specified by the debugger, KFD will not overflow 1353 * the array allocated by the debugger. 1354 * 1355 * @entry_size (IN/OUT) - size per entry in bytes 1356 * The debugger specifies sizeof(struct kfd_queue_snapshot_entry) in 1357 * @entry_size. KFD returns the number of bytes actually populated per 1358 * entry. The debugger should use the KFD_IOCTL_MINOR_VERSION to determine, 1359 * which fields in struct kfd_queue_snapshot_entry are valid. This allows 1360 * growing the ABI in a backwards compatible manner. 1361 * Note that entry_size(IN) should still be used to stride the snapshot buffer in the 1362 * event that it's larger than actual kfd_queue_snapshot_entry. 1363 * 1364 * Generic errors apply (see kfd_dbg_trap_operations). 1365 * Return - 0 on SUCCESS. 1366 * Copies @num_queues(IN) queue snapshot entries of size @entry_size(IN) 1367 * into @snapshot_buf_ptr if @num_queues(IN) > 0. 1368 * Otherwise return @num_queues(OUT) queue snapshot entries that exist. 1369 */ 1370 struct kfd_ioctl_dbg_trap_queue_snapshot_args { 1371 __u64 exception_mask; 1372 __u64 snapshot_buf_ptr; 1373 __u32 num_queues; 1374 __u32 entry_size; 1375 }; 1376 1377 /** 1378 * kfd_ioctl_dbg_trap_get_device_snapshot_args 1379 * 1380 * Arguments for KFD_IOC_DBG_TRAP_GET_DEVICE_SNAPSHOT 1381 * Get device information. 1382 * 1383 * @exception_mask (IN) - exceptions raised to clear 1384 * @snapshot_buf_ptr (IN) - pointer to snapshot buffer (see kfd_dbg_device_info_entry) 1385 * @num_devices (IN/OUT) - number of debug devices to snapshot 1386 * The debugger specifies the size of the array allocated in @num_devices. 1387 * KFD returns the number of devices that actually existed. If this is 1388 * larger than the size specified by the debugger, KFD will not overflow 1389 * the array allocated by the debugger. 1390 * 1391 * @entry_size (IN/OUT) - size per entry in bytes 1392 * The debugger specifies sizeof(struct kfd_dbg_device_info_entry) in 1393 * @entry_size. KFD returns the number of bytes actually populated. The 1394 * debugger should use KFD_IOCTL_MINOR_VERSION to determine, which fields 1395 * in struct kfd_dbg_device_info_entry are valid. This allows growing the 1396 * ABI in a backwards compatible manner. 1397 * Note that entry_size(IN) should still be used to stride the snapshot buffer in the 1398 * event that it's larger than actual kfd_dbg_device_info_entry. 1399 * 1400 * Generic errors apply (see kfd_dbg_trap_operations). 1401 * Return - 0 on SUCCESS. 1402 * Copies @num_devices(IN) device snapshot entries of size @entry_size(IN) 1403 * into @snapshot_buf_ptr if @num_devices(IN) > 0. 1404 * Otherwise return @num_devices(OUT) queue snapshot entries that exist. 1405 */ 1406 struct kfd_ioctl_dbg_trap_device_snapshot_args { 1407 __u64 exception_mask; 1408 __u64 snapshot_buf_ptr; 1409 __u32 num_devices; 1410 __u32 entry_size; 1411 }; 1412 1413 /** 1414 * kfd_ioctl_dbg_trap_args 1415 * 1416 * Arguments to debug target process. 1417 * 1418 * @pid - target process to debug 1419 * @op - debug operation (see kfd_dbg_trap_operations) 1420 * 1421 * @op determines which union struct args to use. 1422 * Refer to kern docs for each kfd_ioctl_dbg_trap_*_args struct. 1423 */ 1424 struct kfd_ioctl_dbg_trap_args { 1425 __u32 pid; 1426 __u32 op; 1427 1428 union { 1429 struct kfd_ioctl_dbg_trap_enable_args enable; 1430 struct kfd_ioctl_dbg_trap_send_runtime_event_args send_runtime_event; 1431 struct kfd_ioctl_dbg_trap_set_exceptions_enabled_args set_exceptions_enabled; 1432 struct kfd_ioctl_dbg_trap_set_wave_launch_override_args launch_override; 1433 struct kfd_ioctl_dbg_trap_set_wave_launch_mode_args launch_mode; 1434 struct kfd_ioctl_dbg_trap_suspend_queues_args suspend_queues; 1435 struct kfd_ioctl_dbg_trap_resume_queues_args resume_queues; 1436 struct kfd_ioctl_dbg_trap_set_node_address_watch_args set_node_address_watch; 1437 struct kfd_ioctl_dbg_trap_clear_node_address_watch_args clear_node_address_watch; 1438 struct kfd_ioctl_dbg_trap_set_flags_args set_flags; 1439 struct kfd_ioctl_dbg_trap_query_debug_event_args query_debug_event; 1440 struct kfd_ioctl_dbg_trap_query_exception_info_args query_exception_info; 1441 struct kfd_ioctl_dbg_trap_queue_snapshot_args queue_snapshot; 1442 struct kfd_ioctl_dbg_trap_device_snapshot_args device_snapshot; 1443 }; 1444 }; 1445 1446 #define AMDKFD_IOCTL_BASE 'K' 1447 #define AMDKFD_IO(nr) _IO(AMDKFD_IOCTL_BASE, nr) 1448 #define AMDKFD_IOR(nr, type) _IOR(AMDKFD_IOCTL_BASE, nr, type) 1449 #define AMDKFD_IOW(nr, type) _IOW(AMDKFD_IOCTL_BASE, nr, type) 1450 #define AMDKFD_IOWR(nr, type) _IOWR(AMDKFD_IOCTL_BASE, nr, type) 1451 1452 #define AMDKFD_IOC_GET_VERSION \ 1453 AMDKFD_IOR(0x01, struct kfd_ioctl_get_version_args) 1454 1455 #define AMDKFD_IOC_CREATE_QUEUE \ 1456 AMDKFD_IOWR(0x02, struct kfd_ioctl_create_queue_args) 1457 1458 #define AMDKFD_IOC_DESTROY_QUEUE \ 1459 AMDKFD_IOWR(0x03, struct kfd_ioctl_destroy_queue_args) 1460 1461 #define AMDKFD_IOC_SET_MEMORY_POLICY \ 1462 AMDKFD_IOW(0x04, struct kfd_ioctl_set_memory_policy_args) 1463 1464 #define AMDKFD_IOC_GET_CLOCK_COUNTERS \ 1465 AMDKFD_IOWR(0x05, struct kfd_ioctl_get_clock_counters_args) 1466 1467 #define AMDKFD_IOC_GET_PROCESS_APERTURES \ 1468 AMDKFD_IOR(0x06, struct kfd_ioctl_get_process_apertures_args) 1469 1470 #define AMDKFD_IOC_UPDATE_QUEUE \ 1471 AMDKFD_IOW(0x07, struct kfd_ioctl_update_queue_args) 1472 1473 #define AMDKFD_IOC_CREATE_EVENT \ 1474 AMDKFD_IOWR(0x08, struct kfd_ioctl_create_event_args) 1475 1476 #define AMDKFD_IOC_DESTROY_EVENT \ 1477 AMDKFD_IOW(0x09, struct kfd_ioctl_destroy_event_args) 1478 1479 #define AMDKFD_IOC_SET_EVENT \ 1480 AMDKFD_IOW(0x0A, struct kfd_ioctl_set_event_args) 1481 1482 #define AMDKFD_IOC_RESET_EVENT \ 1483 AMDKFD_IOW(0x0B, struct kfd_ioctl_reset_event_args) 1484 1485 #define AMDKFD_IOC_WAIT_EVENTS \ 1486 AMDKFD_IOWR(0x0C, struct kfd_ioctl_wait_events_args) 1487 1488 #define AMDKFD_IOC_DBG_REGISTER_DEPRECATED \ 1489 AMDKFD_IOW(0x0D, struct kfd_ioctl_dbg_register_args) 1490 1491 #define AMDKFD_IOC_DBG_UNREGISTER_DEPRECATED \ 1492 AMDKFD_IOW(0x0E, struct kfd_ioctl_dbg_unregister_args) 1493 1494 #define AMDKFD_IOC_DBG_ADDRESS_WATCH_DEPRECATED \ 1495 AMDKFD_IOW(0x0F, struct kfd_ioctl_dbg_address_watch_args) 1496 1497 #define AMDKFD_IOC_DBG_WAVE_CONTROL_DEPRECATED \ 1498 AMDKFD_IOW(0x10, struct kfd_ioctl_dbg_wave_control_args) 1499 1500 #define AMDKFD_IOC_SET_SCRATCH_BACKING_VA \ 1501 AMDKFD_IOWR(0x11, struct kfd_ioctl_set_scratch_backing_va_args) 1502 1503 #define AMDKFD_IOC_GET_TILE_CONFIG \ 1504 AMDKFD_IOWR(0x12, struct kfd_ioctl_get_tile_config_args) 1505 1506 #define AMDKFD_IOC_SET_TRAP_HANDLER \ 1507 AMDKFD_IOW(0x13, struct kfd_ioctl_set_trap_handler_args) 1508 1509 #define AMDKFD_IOC_GET_PROCESS_APERTURES_NEW \ 1510 AMDKFD_IOWR(0x14, \ 1511 struct kfd_ioctl_get_process_apertures_new_args) 1512 1513 #define AMDKFD_IOC_ACQUIRE_VM \ 1514 AMDKFD_IOW(0x15, struct kfd_ioctl_acquire_vm_args) 1515 1516 #define AMDKFD_IOC_ALLOC_MEMORY_OF_GPU \ 1517 AMDKFD_IOWR(0x16, struct kfd_ioctl_alloc_memory_of_gpu_args) 1518 1519 #define AMDKFD_IOC_FREE_MEMORY_OF_GPU \ 1520 AMDKFD_IOW(0x17, struct kfd_ioctl_free_memory_of_gpu_args) 1521 1522 #define AMDKFD_IOC_MAP_MEMORY_TO_GPU \ 1523 AMDKFD_IOWR(0x18, struct kfd_ioctl_map_memory_to_gpu_args) 1524 1525 #define AMDKFD_IOC_UNMAP_MEMORY_FROM_GPU \ 1526 AMDKFD_IOWR(0x19, struct kfd_ioctl_unmap_memory_from_gpu_args) 1527 1528 #define AMDKFD_IOC_SET_CU_MASK \ 1529 AMDKFD_IOW(0x1A, struct kfd_ioctl_set_cu_mask_args) 1530 1531 #define AMDKFD_IOC_GET_QUEUE_WAVE_STATE \ 1532 AMDKFD_IOWR(0x1B, struct kfd_ioctl_get_queue_wave_state_args) 1533 1534 #define AMDKFD_IOC_GET_DMABUF_INFO \ 1535 AMDKFD_IOWR(0x1C, struct kfd_ioctl_get_dmabuf_info_args) 1536 1537 #define AMDKFD_IOC_IMPORT_DMABUF \ 1538 AMDKFD_IOWR(0x1D, struct kfd_ioctl_import_dmabuf_args) 1539 1540 #define AMDKFD_IOC_ALLOC_QUEUE_GWS \ 1541 AMDKFD_IOWR(0x1E, struct kfd_ioctl_alloc_queue_gws_args) 1542 1543 #define AMDKFD_IOC_SMI_EVENTS \ 1544 AMDKFD_IOWR(0x1F, struct kfd_ioctl_smi_events_args) 1545 1546 #define AMDKFD_IOC_SVM AMDKFD_IOWR(0x20, struct kfd_ioctl_svm_args) 1547 1548 #define AMDKFD_IOC_SET_XNACK_MODE \ 1549 AMDKFD_IOWR(0x21, struct kfd_ioctl_set_xnack_mode_args) 1550 1551 #define AMDKFD_IOC_CRIU_OP \ 1552 AMDKFD_IOWR(0x22, struct kfd_ioctl_criu_args) 1553 1554 #define AMDKFD_IOC_AVAILABLE_MEMORY \ 1555 AMDKFD_IOWR(0x23, struct kfd_ioctl_get_available_memory_args) 1556 1557 #define AMDKFD_IOC_EXPORT_DMABUF \ 1558 AMDKFD_IOWR(0x24, struct kfd_ioctl_export_dmabuf_args) 1559 1560 #define AMDKFD_IOC_RUNTIME_ENABLE \ 1561 AMDKFD_IOWR(0x25, struct kfd_ioctl_runtime_enable_args) 1562 1563 #define AMDKFD_IOC_DBG_TRAP \ 1564 AMDKFD_IOWR(0x26, struct kfd_ioctl_dbg_trap_args) 1565 1566 #define AMDKFD_COMMAND_START 0x01 1567 #define AMDKFD_COMMAND_END 0x27 1568 1569 #endif 1570