1 #ifndef __MACH_MX51_H__ 2 #define __MACH_MX51_H__ 3 4 /* 5 * IROM 6 */ 7 #define MX51_IROM_BASE_ADDR 0x0 8 #define MX51_IROM_SIZE SZ_64K 9 10 /* 11 * IRAM 12 */ 13 #define MX51_IRAM_BASE_ADDR 0x1ffe0000 /* internal ram */ 14 #define MX51_IRAM_PARTITIONS 16 15 #define MX51_IRAM_SIZE (MX51_IRAM_PARTITIONS * SZ_8K) /* 128KB */ 16 17 #define MX51_GPU_BASE_ADDR 0x20000000 18 #define MX51_GPU_CTRL_BASE_ADDR 0x30000000 19 #define MX51_IPU_CTRL_BASE_ADDR 0x40000000 20 21 #define MX51_DEBUG_BASE_ADDR 0x60000000 22 #define MX51_DEBUG_SIZE SZ_1M 23 24 #define MX51_ETB_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x01000) 25 #define MX51_ETM_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x02000) 26 #define MX51_TPIU_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x03000) 27 #define MX51_CTI0_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x04000) 28 #define MX51_CTI1_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x05000) 29 #define MX51_CTI2_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x06000) 30 #define MX51_CTI3_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x07000) 31 #define MX51_CORTEX_DBG_BASE_ADDR (MX51_DEBUG_BASE_ADDR + 0x08000) 32 33 /* 34 * SPBA global module enabled #0 35 */ 36 #define MX51_SPBA0_BASE_ADDR 0x70000000 37 #define MX51_SPBA0_SIZE SZ_1M 38 39 #define MX51_ESDHC1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x04000) 40 #define MX51_ESDHC2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x08000) 41 #define MX51_UART3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x0c000) 42 #define MX51_ECSPI1_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x10000) 43 #define MX51_SSI2_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x14000) 44 #define MX51_ESDHC3_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x20000) 45 #define MX51_ESDHC4_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x24000) 46 #define MX51_SPDIF_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x28000) 47 #define MX51_ATA_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x30000) 48 #define MX51_SLIM_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x34000) 49 #define MX51_HSI2C_DMA_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x38000) 50 #define MX51_SPBA_CTRL_BASE_ADDR (MX51_SPBA0_BASE_ADDR + 0x3c000) 51 52 /* 53 * AIPS 1 54 */ 55 #define MX51_AIPS1_BASE_ADDR 0x73f00000 56 #define MX51_AIPS1_SIZE SZ_1M 57 58 #define MX51_OTG_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x80000) 59 #define MX51_GPIO1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x84000) 60 #define MX51_GPIO2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x88000) 61 #define MX51_GPIO3_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x8c000) 62 #define MX51_GPIO4_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x90000) 63 #define MX51_KPP_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x94000) 64 #define MX51_WDOG1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x98000) 65 #define MX51_WDOG2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0x9c000) 66 #define MX51_GPT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa0000) 67 #define MX51_SRTC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa4000) 68 #define MX51_IOMUXC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xa8000) 69 #define MX51_EPIT1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xac000) 70 #define MX51_EPIT2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb0000) 71 #define MX51_PWM1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb4000) 72 #define MX51_PWM2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xb8000) 73 #define MX51_UART1_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xbc000) 74 #define MX51_UART2_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xc0000) 75 #define MX51_SRC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd0000) 76 #define MX51_CCM_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd4000) 77 #define MX51_GPC_BASE_ADDR (MX51_AIPS1_BASE_ADDR + 0xd8000) 78 79 /* 80 * AIPS 2 81 */ 82 #define MX51_AIPS2_BASE_ADDR 0x83f00000 83 #define MX51_AIPS2_SIZE SZ_1M 84 85 #define MX51_PLL1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x80000) 86 #define MX51_PLL2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x84000) 87 #define MX51_PLL3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x88000) 88 #define MX51_AHBMAX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x94000) 89 #define MX51_IIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x98000) 90 #define MX51_CSU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0x9c000) 91 #define MX51_ARM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa0000) 92 #define MX51_OWIRE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa4000) 93 #define MX51_FIRI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xa8000) 94 #define MX51_ECSPI2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xac000) 95 #define MX51_SDMA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb0000) 96 #define MX51_SCC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb4000) 97 #define MX51_ROMCP_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xb8000) 98 #define MX51_RTIC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xbc000) 99 #define MX51_CSPI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc0000) 100 #define MX51_I2C2_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc4000) 101 #define MX51_I2C1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xc8000) 102 #define MX51_SSI1_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xcc000) 103 #define MX51_AUDMUX_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd0000) 104 #define MX51_M4IF_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd8000) 105 #define MX51_ESDCTL_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xd9000) 106 #define MX51_WEIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xda000) 107 #define MX51_NFC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdb000) 108 #define MX51_EMI_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdbf00) 109 #define MX51_MIPI_HSC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xdc000) 110 #define MX51_ATA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe0000) 111 #define MX51_SIM_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe4000) 112 #define MX51_SSI3_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xe8000) 113 #define MX51_FEC_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xec000) 114 #define MX51_TVE_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf0000) 115 #define MX51_VPU_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf4000) 116 #define MX51_SAHARA_BASE_ADDR (MX51_AIPS2_BASE_ADDR + 0xf8000) 117 118 #define MX51_CSD0_BASE_ADDR 0x90000000 119 #define MX51_CSD1_BASE_ADDR 0xa0000000 120 #define MX51_CS0_BASE_ADDR 0xb0000000 121 #define MX51_CS1_BASE_ADDR 0xb8000000 122 #define MX51_CS2_BASE_ADDR 0xc0000000 123 #define MX51_CS3_BASE_ADDR 0xc8000000 124 #define MX51_CS4_BASE_ADDR 0xcc000000 125 #define MX51_CS5_BASE_ADDR 0xce000000 126 127 /* 128 * NFC 129 */ 130 #define MX51_NFC_AXI_BASE_ADDR 0xcfff0000 /* NAND flash AXI */ 131 #define MX51_NFC_AXI_SIZE SZ_64K 132 133 #define MX51_GPU2D_BASE_ADDR 0xd0000000 134 #define MX51_TZIC_BASE_ADDR 0xe0000000 135 136 #define MX51_IO_P2V(x) IMX_IO_P2V(x) 137 #define MX51_IO_ADDRESS(x) IOMEM(MX51_IO_P2V(x)) 138 139 /* 140 * defines for SPBA modules 141 */ 142 #define MX51_SPBA_SDHC1 0x04 143 #define MX51_SPBA_SDHC2 0x08 144 #define MX51_SPBA_UART3 0x0c 145 #define MX51_SPBA_CSPI1 0x10 146 #define MX51_SPBA_SSI2 0x14 147 #define MX51_SPBA_SDHC3 0x20 148 #define MX51_SPBA_SDHC4 0x24 149 #define MX51_SPBA_SPDIF 0x28 150 #define MX51_SPBA_ATA 0x30 151 #define MX51_SPBA_SLIM 0x34 152 #define MX51_SPBA_HSI2C 0x38 153 #define MX51_SPBA_CTRL 0x3c 154 155 /* 156 * Defines for modules using static and dynamic DMA channels 157 */ 158 #define MX51_MXC_DMA_CHANNEL_IRAM 30 159 #define MX51_MXC_DMA_CHANNEL_SPDIF_TX MXC_DMA_DYNAMIC_CHANNEL 160 #define MX51_MXC_DMA_CHANNEL_UART1_RX MXC_DMA_DYNAMIC_CHANNEL 161 #define MX51_MXC_DMA_CHANNEL_UART1_TX MXC_DMA_DYNAMIC_CHANNEL 162 #define MX51_MXC_DMA_CHANNEL_UART2_RX MXC_DMA_DYNAMIC_CHANNEL 163 #define MX51_MXC_DMA_CHANNEL_UART2_TX MXC_DMA_DYNAMIC_CHANNEL 164 #define MX51_MXC_DMA_CHANNEL_UART3_RX MXC_DMA_DYNAMIC_CHANNEL 165 #define MX51_MXC_DMA_CHANNEL_UART3_TX MXC_DMA_DYNAMIC_CHANNEL 166 #define MX51_MXC_DMA_CHANNEL_MMC1 MXC_DMA_DYNAMIC_CHANNEL 167 #define MX51_MXC_DMA_CHANNEL_MMC2 MXC_DMA_DYNAMIC_CHANNEL 168 #define MX51_MXC_DMA_CHANNEL_SSI1_RX MXC_DMA_DYNAMIC_CHANNEL 169 #define MX51_MXC_DMA_CHANNEL_SSI1_TX MXC_DMA_DYNAMIC_CHANNEL 170 #define MX51_MXC_DMA_CHANNEL_SSI2_RX MXC_DMA_DYNAMIC_CHANNEL 171 #ifdef CONFIG_SDMA_IRAM 172 #define MX51_MXC_DMA_CHANNEL_SSI2_TX (MX51_MXC_DMA_CHANNEL_IRAM + 1) 173 #else /*CONFIG_SDMA_IRAM */ 174 #define MX51_MXC_DMA_CHANNEL_SSI2_TX MXC_DMA_DYNAMIC_CHANNEL 175 #endif /*CONFIG_SDMA_IRAM */ 176 #define MX51_MXC_DMA_CHANNEL_CSPI1_RX MXC_DMA_DYNAMIC_CHANNEL 177 #define MX51_MXC_DMA_CHANNEL_CSPI1_TX MXC_DMA_DYNAMIC_CHANNEL 178 #define MX51_MXC_DMA_CHANNEL_CSPI2_RX MXC_DMA_DYNAMIC_CHANNEL 179 #define MX51_MXC_DMA_CHANNEL_CSPI2_TX MXC_DMA_DYNAMIC_CHANNEL 180 #define MX51_MXC_DMA_CHANNEL_CSPI3_RX MXC_DMA_DYNAMIC_CHANNEL 181 #define MX51_MXC_DMA_CHANNEL_CSPI3_TX MXC_DMA_DYNAMIC_CHANNEL 182 #define MX51_MXC_DMA_CHANNEL_ATA_RX MXC_DMA_DYNAMIC_CHANNEL 183 #define MX51_MXC_DMA_CHANNEL_ATA_TX MXC_DMA_DYNAMIC_CHANNEL 184 #define MX51_MXC_DMA_CHANNEL_MEMORY MXC_DMA_DYNAMIC_CHANNEL 185 186 #define MX51_IS_MEM_DEVICE_NONSHARED(x) 0 187 188 /* 189 * DMA request assignments 190 */ 191 #define MX51_DMA_REQ_VPU 0 192 #define MX51_DMA_REQ_GPC 1 193 #define MX51_DMA_REQ_ATA_RX 2 194 #define MX51_DMA_REQ_ATA_TX 3 195 #define MX51_DMA_REQ_ATA_TX_END 4 196 #define MX51_DMA_REQ_SLIM_B 5 197 #define MX51_DMA_REQ_CSPI1_RX 6 198 #define MX51_DMA_REQ_CSPI1_TX 7 199 #define MX51_DMA_REQ_CSPI2_RX 8 200 #define MX51_DMA_REQ_CSPI2_TX 9 201 #define MX51_DMA_REQ_HS_I2C_TX 10 202 #define MX51_DMA_REQ_HS_I2C_RX 11 203 #define MX51_DMA_REQ_FIRI_RX 12 204 #define MX51_DMA_REQ_FIRI_TX 13 205 #define MX51_DMA_REQ_EXTREQ1 14 206 #define MX51_DMA_REQ_GPU 15 207 #define MX51_DMA_REQ_UART2_RX 16 208 #define MX51_DMA_REQ_UART2_TX 17 209 #define MX51_DMA_REQ_UART1_RX 18 210 #define MX51_DMA_REQ_UART1_TX 19 211 #define MX51_DMA_REQ_SDHC1 20 212 #define MX51_DMA_REQ_SDHC2 21 213 #define MX51_DMA_REQ_SSI2_RX1 22 214 #define MX51_DMA_REQ_SSI2_TX1 23 215 #define MX51_DMA_REQ_SSI2_RX0 24 216 #define MX51_DMA_REQ_SSI2_TX0 25 217 #define MX51_DMA_REQ_SSI1_RX1 26 218 #define MX51_DMA_REQ_SSI1_TX1 27 219 #define MX51_DMA_REQ_SSI1_RX0 28 220 #define MX51_DMA_REQ_SSI1_TX0 29 221 #define MX51_DMA_REQ_EMI_RD 30 222 #define MX51_DMA_REQ_CTI2_0 31 223 #define MX51_DMA_REQ_EMI_WR 32 224 #define MX51_DMA_REQ_CTI2_1 33 225 #define MX51_DMA_REQ_EPIT2 34 226 #define MX51_DMA_REQ_SSI3_RX1 35 227 #define MX51_DMA_REQ_IPU 36 228 #define MX51_DMA_REQ_SSI3_TX1 37 229 #define MX51_DMA_REQ_CSPI_RX 38 230 #define MX51_DMA_REQ_CSPI_TX 39 231 #define MX51_DMA_REQ_SDHC3 40 232 #define MX51_DMA_REQ_SDHC4 41 233 #define MX51_DMA_REQ_SLIM_B_TX 42 234 #define MX51_DMA_REQ_UART3_RX 43 235 #define MX51_DMA_REQ_UART3_TX 44 236 #define MX51_DMA_REQ_SPDIF 45 237 #define MX51_DMA_REQ_SSI3_RX0 46 238 #define MX51_DMA_REQ_SSI3_TX0 47 239 240 /* 241 * Interrupt numbers 242 */ 243 #define MX51_MXC_INT_BASE 0 244 #define MX51_MXC_INT_RESV0 0 245 #define MX51_INT_ESDHC1 1 246 #define MX51_INT_ESDHC2 2 247 #define MX51_INT_ESDHC3 3 248 #define MX51_INT_ESDHC4 4 249 #define MX51_MXC_INT_RESV5 5 250 #define MX51_INT_SDMA 6 251 #define MX51_MXC_INT_IOMUX 7 252 #define MX51_INT_NFC 8 253 #define MX51_MXC_INT_VPU 9 254 #define MX51_INT_IPU_ERR 10 255 #define MX51_INT_IPU_SYN 11 256 #define MX51_MXC_INT_GPU 12 257 #define MX51_MXC_INT_RESV13 13 258 #define MX51_MXC_INT_USB_H1 14 259 #define MX51_MXC_INT_EMI 15 260 #define MX51_MXC_INT_USB_H2 16 261 #define MX51_MXC_INT_USB_H3 17 262 #define MX51_MXC_INT_USB_OTG 18 263 #define MX51_MXC_INT_SAHARA_H0 19 264 #define MX51_MXC_INT_SAHARA_H1 20 265 #define MX51_MXC_INT_SCC_SMN 21 266 #define MX51_MXC_INT_SCC_STZ 22 267 #define MX51_MXC_INT_SCC_SCM 23 268 #define MX51_MXC_INT_SRTC_NTZ 24 269 #define MX51_MXC_INT_SRTC_TZ 25 270 #define MX51_MXC_INT_RTIC 26 271 #define MX51_MXC_INT_CSU 27 272 #define MX51_MXC_INT_SLIM_B 28 273 #define MX51_INT_SSI1 29 274 #define MX51_INT_SSI2 30 275 #define MX51_INT_UART1 31 276 #define MX51_INT_UART2 32 277 #define MX51_INT_UART3 33 278 #define MX51_MXC_INT_RESV34 34 279 #define MX51_MXC_INT_RESV35 35 280 #define MX51_INT_ECSPI1 36 281 #define MX51_INT_ECSPI2 37 282 #define MX51_INT_CSPI 38 283 #define MX51_MXC_INT_GPT 39 284 #define MX51_MXC_INT_EPIT1 40 285 #define MX51_MXC_INT_EPIT2 41 286 #define MX51_MXC_INT_GPIO1_INT7 42 287 #define MX51_MXC_INT_GPIO1_INT6 43 288 #define MX51_MXC_INT_GPIO1_INT5 44 289 #define MX51_MXC_INT_GPIO1_INT4 45 290 #define MX51_MXC_INT_GPIO1_INT3 46 291 #define MX51_MXC_INT_GPIO1_INT2 47 292 #define MX51_MXC_INT_GPIO1_INT1 48 293 #define MX51_MXC_INT_GPIO1_INT0 49 294 #define MX51_MXC_INT_GPIO1_LOW 50 295 #define MX51_MXC_INT_GPIO1_HIGH 51 296 #define MX51_MXC_INT_GPIO2_LOW 52 297 #define MX51_MXC_INT_GPIO2_HIGH 53 298 #define MX51_MXC_INT_GPIO3_LOW 54 299 #define MX51_MXC_INT_GPIO3_HIGH 55 300 #define MX51_MXC_INT_GPIO4_LOW 56 301 #define MX51_MXC_INT_GPIO4_HIGH 57 302 #define MX51_MXC_INT_WDOG1 58 303 #define MX51_MXC_INT_WDOG2 59 304 #define MX51_INT_KPP 60 305 #define MX51_INT_PWM1 61 306 #define MX51_INT_I2C1 62 307 #define MX51_INT_I2C2 63 308 #define MX51_MXC_INT_HS_I2C 64 309 #define MX51_MXC_INT_RESV65 65 310 #define MX51_MXC_INT_RESV66 66 311 #define MX51_MXC_INT_SIM_IPB 67 312 #define MX51_MXC_INT_SIM_DAT 68 313 #define MX51_MXC_INT_IIM 69 314 #define MX51_MXC_INT_ATA 70 315 #define MX51_MXC_INT_CCM1 71 316 #define MX51_MXC_INT_CCM2 72 317 #define MX51_MXC_INT_GPC1 73 318 #define MX51_MXC_INT_GPC2 74 319 #define MX51_MXC_INT_SRC 75 320 #define MX51_MXC_INT_NM 76 321 #define MX51_MXC_INT_PMU 77 322 #define MX51_MXC_INT_CTI_IRQ 78 323 #define MX51_MXC_INT_CTI1_TG0 79 324 #define MX51_MXC_INT_CTI1_TG1 80 325 #define MX51_MXC_INT_MCG_ERR 81 326 #define MX51_MXC_INT_MCG_TMR 82 327 #define MX51_MXC_INT_MCG_FUNC 83 328 #define MX51_MXC_INT_GPU2_IRQ 84 329 #define MX51_MXC_INT_GPU2_BUSY 85 330 #define MX51_MXC_INT_RESV86 86 331 #define MX51_INT_FEC 87 332 #define MX51_MXC_INT_OWIRE 88 333 #define MX51_MXC_INT_CTI1_TG2 89 334 #define MX51_MXC_INT_SJC 90 335 #define MX51_MXC_INT_SPDIF 91 336 #define MX51_MXC_INT_TVE 92 337 #define MX51_MXC_INT_FIRI 93 338 #define MX51_INT_PWM2 94 339 #define MX51_MXC_INT_SLIM_EXP 95 340 #define MX51_INT_SSI3 96 341 #define MX51_MXC_INT_EMI_BOOT 97 342 #define MX51_MXC_INT_CTI1_TG3 98 343 #define MX51_MXC_INT_SMC_RX 99 344 #define MX51_MXC_INT_VPU_IDLE 100 345 #define MX51_MXC_INT_EMI_NFC 101 346 #define MX51_MXC_INT_GPU_IDLE 102 347 348 #if !defined(__ASSEMBLY__) && !defined(__MXC_BOOT_UNCOMPRESS) 349 extern int mx51_revision(void); 350 extern void mx51_display_revision(void); 351 #endif 352 353 /* tape-out 1 defines */ 354 #define MX51_TZIC_BASE_ADDR_TO1 0x8fffc000 355 356 #endif /* ifndef __MACH_MX51_H__ */ 357