/linux-6.6.21/drivers/phy/mediatek/ |
D | phy-mtk-pcie.c | 80 static void mtk_pcie_efuse_set_lane(struct mtk_pcie_phy *pcie_phy, in mtk_pcie_efuse_set_lane() argument 83 struct mtk_pcie_lane_efuse *data = &pcie_phy->efuse[lane]; in mtk_pcie_efuse_set_lane() 89 addr = pcie_phy->sif_base + PEXTP_ANA_LN0_TRX_REG + in mtk_pcie_efuse_set_lane() 112 struct mtk_pcie_phy *pcie_phy = phy_get_drvdata(phy); in mtk_pcie_phy_init() local 115 if (!pcie_phy->sw_efuse_en) in mtk_pcie_phy_init() 119 mtk_phy_update_field(pcie_phy->sif_base + PEXTP_ANA_GLB_00_REG, in mtk_pcie_phy_init() 120 EFUSE_GLB_INTR_SEL, pcie_phy->efuse_glb_intr); in mtk_pcie_phy_init() 122 for (i = 0; i < pcie_phy->data->num_lanes; i++) in mtk_pcie_phy_init() 123 mtk_pcie_efuse_set_lane(pcie_phy, i); in mtk_pcie_phy_init() 133 static int mtk_pcie_efuse_read_for_lane(struct mtk_pcie_phy *pcie_phy, in mtk_pcie_efuse_read_for_lane() argument [all …]
|
/linux-6.6.21/Documentation/devicetree/bindings/pci/ |
D | rockchip,rk3399-pcie-ep.yaml | 63 phys = <&pcie_phy 0>, <&pcie_phy 1>, <&pcie_phy 2>, <&pcie_phy 3>;
|
D | fsl,imx6q-pcie.yaml | 106 - const: pcie_phy 122 - const: pcie_phy 140 - const: pcie_phy 188 clock-names = "pcie", "pcie_bus", "pcie_phy";
|
D | fsl,imx6q-pcie-common.yaml | 48 - const: pcie_phy 131 - const: pcie_phy 151 - const: pcie_phy 186 const: pcie_phy
|
D | fsl,imx6q-pcie-ep.yaml | 78 - const: pcie_phy 119 phys = <&pcie_phy>;
|
D | socionext,uniphier-pcie.yaml | 100 phys = <&pcie_phy>;
|
/linux-6.6.21/arch/mips/pci/ |
D | pci-mt7620.c | 128 static void pcie_phy(unsigned long addr, unsigned long val) in pcie_phy() function 224 pcie_phy(0x0, 0x80); in mt7620_pci_hw_init() 225 pcie_phy(0x1, 0x04); in mt7620_pci_hw_init() 228 pcie_phy(0x68, 0xB4); in mt7620_pci_hw_init()
|
/linux-6.6.21/Documentation/devicetree/bindings/phy/ |
D | brcm,sr-pcie-phy.txt | 26 pcie_phy: phy@40000000 { 39 phys = <&pcie_phy 0>;
|
D | brcm,cygnus-pcie-phy.yaml | 62 pcie_phy: pcie_phy@301d0a0 {
|
D | rockchip-pcie-phy.txt | 28 pcie_phy: pcie-phy {
|
D | amlogic,meson-axg-pcie.yaml | 45 pcie_phy: pcie-phy@ff644000 {
|
D | samsung,exynos-pcie-phy.yaml | 44 pcie_phy: pcie-phy@15680000 {
|
D | socionext,uniphier-pcie-phy.yaml | 92 pcie_phy: phy@66038000 {
|
D | hisilicon,phy-hi3670-pcie.yaml | 67 pcie_phy: pcie-phy@fc000000 {
|
/linux-6.6.21/arch/arm64/boot/dts/broadcom/stingray/ |
D | stingray-pcie.dtsi | 37 phys = <&pcie_phy 8>; 47 pcie_phy: phy@0 { label
|
/linux-6.6.21/arch/arm/boot/dts/nxp/imx/ |
D | imx7d.dtsi | 144 clock-names = "pcie", "pcie_bus", "pcie_phy"; 156 fsl,imx7d-pcie-phy = <&pcie_phy>; 163 pcie_phy: pcie-phy@306d0000 { label
|
/linux-6.6.21/arch/arm64/boot/dts/rockchip/ |
D | rk3399-khadas-edge-captain.dts | 19 &pcie_phy {
|
D | rk3399-khadas-edge-v.dts | 19 &pcie_phy {
|
D | rk3399pro.dtsi | 11 &pcie_phy {
|
D | rk3399-roc-pc-mezzanine.dts | 59 &pcie_phy {
|
/linux-6.6.21/drivers/pci/controller/dwc/ |
D | pci-imx6.c | 78 struct clk *pcie_phy; member 410 unsigned long phy_rate = clk_get_rate(imx6_pcie->pcie_phy); in imx6_setup_phy_mpll() 653 ret = clk_prepare_enable(imx6_pcie->pcie_phy); in imx6_pcie_clk_enable() 686 clk_disable_unprepare(imx6_pcie->pcie_phy); in imx6_pcie_clk_enable() 696 clk_disable_unprepare(imx6_pcie->pcie_phy); in imx6_pcie_clk_disable() 1377 imx6_pcie->pcie_phy = devm_clk_get(dev, "pcie_phy"); in imx6_pcie_probe() 1378 if (IS_ERR(imx6_pcie->pcie_phy)) in imx6_pcie_probe() 1379 return dev_err_probe(dev, PTR_ERR(imx6_pcie->pcie_phy), in imx6_pcie_probe()
|
/linux-6.6.21/Documentation/devicetree/bindings/clock/ |
D | brcm,iproc-clocks.yaml | 126 pcie_phy lcpll0 1 BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK 193 pcie_phy lcpll0 1 BCM_NSP_LCPLL0_PCIE_PHY_REF_CLK 354 - const: pcie_phy
|
D | qcom,gcc-apq8084.yaml | 75 <&pcie_phy>;
|
/linux-6.6.21/arch/arm64/boot/dts/freescale/ |
D | imx8mm-verdin-yavia.dtsi | 102 &pcie_phy {
|
D | imx8mm-verdin-dahlia.dtsi | 99 &pcie_phy {
|