Searched refs:RLC_PG_CNTL (Results 1 – 8 of 8) sorted by relevance
/linux-6.6.21/drivers/gpu/drm/radeon/ |
D | cik.c | 6357 orig = data = RREG32(RLC_PG_CNTL); in cik_enable_sck_slowdown_on_pu() 6363 WREG32(RLC_PG_CNTL, data); in cik_enable_sck_slowdown_on_pu() 6371 orig = data = RREG32(RLC_PG_CNTL); in cik_enable_sck_slowdown_on_pd() 6377 WREG32(RLC_PG_CNTL, data); in cik_enable_sck_slowdown_on_pd() 6384 orig = data = RREG32(RLC_PG_CNTL); in cik_enable_cp_pg() 6390 WREG32(RLC_PG_CNTL, data); in cik_enable_cp_pg() 6397 orig = data = RREG32(RLC_PG_CNTL); in cik_enable_gds_pg() 6403 WREG32(RLC_PG_CNTL, data); in cik_enable_gds_pg() 6500 orig = data = RREG32(RLC_PG_CNTL); in cik_enable_gfx_cgpg() 6503 WREG32(RLC_PG_CNTL, data); in cik_enable_gfx_cgpg() [all …]
|
D | sid.h | 1326 #define RLC_PG_CNTL 0xC35C macro
|
D | cikd.h | 1425 #define RLC_PG_CNTL 0xC40C macro
|
D | si.c | 5262 tmp = RREG32(RLC_PG_CNTL); in si_enable_gfx_cgpg() 5264 WREG32(RLC_PG_CNTL, tmp); in si_enable_gfx_cgpg() 5284 tmp = RREG32(RLC_PG_CNTL); in si_init_gfx_cgpg() 5286 WREG32(RLC_PG_CNTL, tmp); in si_init_gfx_cgpg()
|
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/ |
D | gfx_v8_0.c | 4016 WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0); in cz_enable_sck_slow_down_on_power_up() 4022 WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0); in cz_enable_sck_slow_down_on_power_down() 4027 WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1); in cz_enable_cp_power_gating() 5322 WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0); in gfx_v8_0_enable_gfx_static_mg_power_gating() 5328 WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0); in gfx_v8_0_enable_gfx_dynamic_mg_power_gating() 5334 WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0); in polaris11_enable_gfx_quick_mg_power_gating() 5340 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0); in cz_enable_gfx_cg_power_gating() 5346 WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0); in cz_enable_gfx_pipeline_power_gating()
|
D | gfx_v9_0.c | 2715 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_sck_slow_down_on_power_up() 2729 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_sck_slow_down_on_power_down() 2743 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_cp_power_gating() 2756 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_gfx_cg_power_gating() 2769 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_gfx_pipeline_powergating() 2786 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_gfx_static_mg_power_gating() 2799 data = REG_SET_FIELD(data, RLC_PG_CNTL, in gfx_v9_0_enable_gfx_dynamic_mg_power_gating()
|
D | sid.h | 1354 #define RLC_PG_CNTL 0x30D7 macro
|
D | gfx_v6_0.c | 2735 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1); in gfx_v6_0_enable_gfx_cgpg() 2788 WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1); in gfx_v6_0_init_gfx_cgpg()
|