/linux-6.1.9/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_pll.c | 85 unsigned int den, unsigned int post_div, in amdgpu_pll_get_fb_ref_div() argument 92 ref_div_max = min(100 / post_div, ref_div_max); in amdgpu_pll_get_fb_ref_div() 94 ref_div_max = min(128 / post_div, ref_div_max); in amdgpu_pll_get_fb_ref_div() 97 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max); in amdgpu_pll_get_fb_ref_div() 98 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); in amdgpu_pll_get_fb_ref_div() 135 unsigned post_div_min, post_div_max, post_div; in amdgpu_pll_compute() local 163 post_div_min = pll->post_div; in amdgpu_pll_compute() 164 post_div_max = pll->post_div; in amdgpu_pll_compute() 208 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) { in amdgpu_pll_compute() 210 amdgpu_pll_get_fb_ref_div(adev, nom, den, post_div, fb_div_max, in amdgpu_pll_compute() [all …]
|
D | atombios_crtc.c | 585 u32 post_div, in amdgpu_atombios_crtc_program_pll() argument 612 args.v1.ucPostDiv = post_div; in amdgpu_atombios_crtc_program_pll() 622 args.v2.ucPostDiv = post_div; in amdgpu_atombios_crtc_program_pll() 632 args.v3.ucPostDiv = post_div; in amdgpu_atombios_crtc_program_pll() 649 args.v5.ucPostDiv = post_div; in amdgpu_atombios_crtc_program_pll() 679 args.v6.ucPostDiv = post_div; in amdgpu_atombios_crtc_program_pll() 826 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0; in amdgpu_atombios_crtc_set_pll() local 852 pll->post_div = amdgpu_crtc->pll_post_div; in amdgpu_atombios_crtc_set_pll() 855 &fb_div, &frac_fb_div, &ref_div, &post_div); in amdgpu_atombios_crtc_set_pll() 862 ref_div, fb_div, frac_fb_div, post_div, in amdgpu_atombios_crtc_set_pll()
|
D | amdgpu_atombios.h | 28 u32 post_div; member 68 u32 post_div; member
|
D | atombios_crtc.h | 51 u32 post_div,
|
D | si.c | 1676 unsigned post_div = vco_freq / target_freq; in si_uvd_calc_upll_post_div() local 1679 if (post_div < pd_min) in si_uvd_calc_upll_post_div() 1680 post_div = pd_min; in si_uvd_calc_upll_post_div() 1683 if ((vco_freq / post_div) > target_freq) in si_uvd_calc_upll_post_div() 1684 post_div += 1; in si_uvd_calc_upll_post_div() 1687 if (post_div > pd_even && post_div % 2) in si_uvd_calc_upll_post_div() 1688 post_div += 1; in si_uvd_calc_upll_post_div() 1690 return post_div; in si_uvd_calc_upll_post_div()
|
D | amdgpu_atombios.c | 1023 dividers->post_div = args.v3.ucPostDiv; in amdgpu_atombios_get_clock_dividers() 1043 dividers->post_div = args.v5.ucPostDiv; in amdgpu_atombios_get_clock_dividers() 1061 dividers->post_divider = dividers->post_div = args.v4.ucPostDiv; in amdgpu_atombios_get_clock_dividers() 1075 dividers->post_div = args.v6_out.ucPllPostDiv; in amdgpu_atombios_get_clock_dividers() 1116 mpll_param->post_div = args.ucPostDiv; in amdgpu_atombios_get_memory_pll_dividers()
|
D | amdgpu_mode.h | 197 uint32_t post_div; member
|
/linux-6.1.9/drivers/gpu/drm/radeon/ |
D | radeon_clocks.c | 43 uint32_t fb_div, ref_div, post_div, sclk; in radeon_legacy_get_engine_clock() local 58 post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK; in radeon_legacy_get_engine_clock() 59 if (post_div == 2) in radeon_legacy_get_engine_clock() 61 else if (post_div == 3) in radeon_legacy_get_engine_clock() 63 else if (post_div == 4) in radeon_legacy_get_engine_clock() 73 uint32_t fb_div, ref_div, post_div, mclk; in radeon_legacy_get_memory_clock() local 88 post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7; in radeon_legacy_get_memory_clock() 89 if (post_div == 2) in radeon_legacy_get_memory_clock() 91 else if (post_div == 3) in radeon_legacy_get_memory_clock() 93 else if (post_div == 4) in radeon_legacy_get_memory_clock() [all …]
|
D | radeon_display.c | 925 static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div, in avivo_get_fb_ref_div() argument 930 ref_div_max = max(min(100 / post_div, ref_div_max), 1u); in avivo_get_fb_ref_div() 933 *ref_div = min(max(den/post_div, 1u), ref_div_max); in avivo_get_fb_ref_div() 934 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den); in avivo_get_fb_ref_div() 969 unsigned post_div_min, post_div_max, post_div; in radeon_compute_pll_avivo() local 1000 post_div_min = pll->post_div; in radeon_compute_pll_avivo() 1001 post_div_max = pll->post_div; in radeon_compute_pll_avivo() 1045 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) { in radeon_compute_pll_avivo() 1047 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, in radeon_compute_pll_avivo() 1050 (ref_div * post_div)); in radeon_compute_pll_avivo() [all …]
|
D | radeon_legacy_tv.c | 856 int post_div; in get_post_div() local 858 case 1: post_div = 0; break; in get_post_div() 859 case 2: post_div = 1; break; in get_post_div() 860 case 3: post_div = 4; break; in get_post_div() 861 case 4: post_div = 2; break; in get_post_div() 862 case 6: post_div = 6; break; in get_post_div() 863 case 8: post_div = 3; break; in get_post_div() 864 case 12: post_div = 7; break; in get_post_div() 866 default: post_div = 5; break; in get_post_div() 868 return post_div; in get_post_div()
|
D | rv730_dpm.c | 62 post_divider = ((dividers.post_div >> 4) & 0xf) + in rv730_populate_sclk_value() 63 (dividers.post_div & 0xf) + 2; in rv730_populate_sclk_value() 78 spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf); in rv730_populate_sclk_value() 79 spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf); in rv730_populate_sclk_value() 140 post_divider = ((dividers.post_div >> 4) & 0xf) + in rv730_populate_mclk_value() 141 (dividers.post_div & 0xf) + 2; in rv730_populate_mclk_value() 153 mpll_func_cntl |= MPLL_HILEN((dividers.post_div >> 4) & 0xf); in rv730_populate_mclk_value() 154 mpll_func_cntl |= MPLL_LOLEN(dividers.post_div & 0xf); in rv730_populate_mclk_value()
|
D | rv740_dpm.c | 142 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384; in rv740_populate_sclk_value() 148 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div); in rv740_populate_sclk_value() 159 u32 vco_freq = engine_clock * dividers.post_div; in rv740_populate_sclk_value() 216 mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div); in rv740_populate_mclk_value() 233 mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div); in rv740_populate_mclk_value() 246 u32 vco_freq = memory_clock * dividers.post_div; in rv740_populate_mclk_value()
|
D | radeon_uvd.c | 912 unsigned post_div = vco_freq / target_freq; in radeon_uvd_calc_upll_post_div() local 915 if (post_div < pd_min) in radeon_uvd_calc_upll_post_div() 916 post_div = pd_min; in radeon_uvd_calc_upll_post_div() 919 if ((vco_freq / post_div) > target_freq) in radeon_uvd_calc_upll_post_div() 920 post_div += 1; in radeon_uvd_calc_upll_post_div() 923 if (post_div > pd_even && post_div % 2) in radeon_uvd_calc_upll_post_div() 924 post_div += 1; in radeon_uvd_calc_upll_post_div() 926 return post_div; in radeon_uvd_calc_upll_post_div()
|
D | radeon_legacy_crtc.c | 757 } *post_div, post_divs[] = { in radeon_set_pll() local 823 for (post_div = &post_divs[0]; post_div->divider; ++post_div) { in radeon_set_pll() 824 if (post_div->divider == post_divider) in radeon_set_pll() 828 if (!post_div->divider) in radeon_set_pll() 829 post_div = &post_divs[0]; in radeon_set_pll() 844 pll_fb_post_div = (feedback_div | (post_div->bitvalue << 16)); in radeon_set_pll()
|
D | rs780_dpm.c | 89 r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div); in rs780_initialize_dpm_power_state() 454 (min_dividers.post_div != max_dividers.post_div) || in rs780_set_engine_clock_scaling() 456 (max_dividers.post_div != current_max_dividers.post_div)) in rs780_set_engine_clock_scaling() 989 u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 + in rs780_dpm_debugfs_print_current_performance_level() local 992 (post_div * ref_div); in rs780_dpm_debugfs_print_current_performance_level() 1011 u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 + in rs780_dpm_get_current_sclk() local 1014 (post_div * ref_div); in rs780_dpm_get_current_sclk()
|
D | atombios_crtc.c | 825 u32 post_div, in atombios_crtc_program_pll() argument 852 args.v1.ucPostDiv = post_div; in atombios_crtc_program_pll() 862 args.v2.ucPostDiv = post_div; in atombios_crtc_program_pll() 872 args.v3.ucPostDiv = post_div; in atombios_crtc_program_pll() 889 args.v5.ucPostDiv = post_div; in atombios_crtc_program_pll() 918 args.v6.ucPostDiv = post_div; in atombios_crtc_program_pll() 1063 u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0; in atombios_crtc_set_pll() local 1090 pll->post_div = radeon_crtc->pll_post_div; in atombios_crtc_set_pll() 1095 &fb_div, &frac_fb_div, &ref_div, &post_div); in atombios_crtc_set_pll() 1098 &fb_div, &frac_fb_div, &ref_div, &post_div); in atombios_crtc_set_pll() [all …]
|
D | radeon_mode.h | 170 uint32_t post_div; member 546 u32 post_div; member 586 u32 post_div; member
|
D | rv770_dpm.c | 334 post_divider = dividers->post_div; in rv770_calculate_fractional_mpll_feedback_divider() 423 ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk); in rv770_populate_mclk_value() 453 ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk); in rv770_populate_mclk_value() 515 post_divider = (0x0f & (dividers.post_div >> 4)) + (0x0f & dividers.post_div) + 2; in rv770_populate_sclk_value() 529 spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf); in rv770_populate_sclk_value() 530 spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf); in rv770_populate_sclk_value()
|
D | kv_dpm.c | 388 pi->graphics_level[index].SclkDid = (u8)dividers.post_div; in kv_set_divider_value() 691 pi->uvd_level[i].VclkDivider = (u8)dividers.post_div; in kv_populate_uvd_table() 697 pi->uvd_level[i].DclkDivider = (u8)dividers.post_div; in kv_populate_uvd_table() 759 pi->vce_level[i].Divider = (u8)dividers.post_div; in kv_populate_vce_table() 822 pi->samu_level[i].Divider = (u8)dividers.post_div; in kv_populate_samu_table() 881 pi->acp_level[i].Divider = (u8)dividers.post_div; in kv_populate_acp_table()
|
/linux-6.1.9/drivers/clk/ |
D | clk-stm32f4.c | 1760 const struct stm32f4_pll_post_div_data *post_div; in stm32f4_rcc_init() local 1763 post_div = &post_div_data[n]; in stm32f4_rcc_init() 1765 hw = clk_register_pll_div(post_div->name, in stm32f4_rcc_init() 1766 post_div->parent, in stm32f4_rcc_init() 1767 post_div->flag, in stm32f4_rcc_init() 1768 base + post_div->offset, in stm32f4_rcc_init() 1769 post_div->shift, in stm32f4_rcc_init() 1770 post_div->width, in stm32f4_rcc_init() 1771 post_div->flag_div, in stm32f4_rcc_init() 1772 post_div->div_table, in stm32f4_rcc_init() [all …]
|
/linux-6.1.9/drivers/gpu/drm/nouveau/nvkm/subdev/clk/ |
D | mcp77.c | 55 u32 post_div = 0; in read_pll() local 61 post_div = 1 << ((nvkm_rd32(device, 0x4070) & 0x000f0000) >> 16); in read_pll() 64 post_div = (nvkm_rd32(device, 0x4040) & 0x000f0000) >> 16; in read_pll() 74 clock = clock / post_div; in read_pll()
|
/linux-6.1.9/drivers/video/fbdev/aty/ |
D | radeon_base.c | 1527 } *post_div, in radeon_calc_pll_regs() local 1596 for (post_div = &post_divs[0]; post_div->divider; ++post_div) { in radeon_calc_pll_regs() 1597 pll_output_freq = post_div->divider * freq; in radeon_calc_pll_regs() 1601 if (uses_dvo && (post_div->divider & 1)) in radeon_calc_pll_regs() 1610 if ( !post_div->divider ) { in radeon_calc_pll_regs() 1611 post_div = &post_divs[post_div->bitvalue]; in radeon_calc_pll_regs() 1612 pll_output_freq = post_div->divider * freq; in radeon_calc_pll_regs() 1620 if ( !post_div->divider ) { in radeon_calc_pll_regs() 1621 post_div = &post_divs[post_div->bitvalue]; in radeon_calc_pll_regs() 1622 pll_output_freq = post_div->divider * freq; in radeon_calc_pll_regs() [all …]
|
D | radeonfb.h | 233 int post_div; member
|
/linux-6.1.9/drivers/media/tuners/ |
D | tda18271-priv.h | 180 u32 *freq, u8 *post_div, u8 *div);
|
D | tda18271-maps.c | 1053 u32 *freq, u8 *post_div, u8 *div) in tda18271_lookup_pll_map() argument 1093 *post_div = map[i].pd; in tda18271_lookup_pll_map() 1097 i, map_name, *post_div, *div); in tda18271_lookup_pll_map()
|