Home
last modified time | relevance | path

Searched refs:mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH (Results 1 – 10 of 10) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_7_0_offset.h72 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH macro
/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h162 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH macro
Dvcn_2_5_offset.h871 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH macro
Dvcn_2_0_0_offset.h826 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH macro
Dvcn_3_0_0_offset.h1357 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH macro
/linux-6.1.9/drivers/gpu/drm/amd/amdgpu/
Dvcn_v2_0.c359 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in vcn_v2_0_mc_resume()
435 UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v2_0_mc_resume_dpg_mode()
443 UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), 0, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode()
1922 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v2_0_start_sriov()
Dvcn_v2_5.c426 WREG32_SOC15(VCN, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in vcn_v2_5_mc_resume()
501 VCN, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v2_5_mc_resume_dpg_mode()
509 VCN, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), 0, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode()
1234 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v2_5_sriov_start()
Dvcn_v3_0.c472 WREG32_SOC15(VCN, inst, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in vcn_v3_0_mc_resume()
546 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v3_0_mc_resume_dpg_mode()
554 VCN, inst_idx, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), 0, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode()
1366 mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in vcn_v3_0_start_sriov()
Duvd_v7_0.c702 WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in uvd_v7_0_mc_resume()
845 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH), in uvd_v7_0_sriov_start()
Dvcn_v1_0.c330 WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in vcn_v1_0_mc_resume_spg_mode()
400 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH, in vcn_v1_0_mc_resume_dpg_mode()