Home
last modified time | relevance | path

Searched refs:mmMP1_SMN_IH_SW_INT_CTRL (Results 1 – 7 of 7) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/mp/
Dmp_10_0_offset.h330 #define mmMP1_SMN_IH_SW_INT_CTRL macro
Dmp_12_0_0_offset.h330 #define mmMP1_SMN_IH_SW_INT_CTRL macro
Dmp_11_0_8_offset.h330 #define mmMP1_SMN_IH_SW_INT_CTRL macro
Dmp_11_0_offset.h334 #define mmMP1_SMN_IH_SW_INT_CTRL macro
Dmp_9_0_offset.h344 #define mmMP1_SMN_IH_SW_INT_CTRL 0x02c3 macro
Dmp_11_5_0_offset.h378 #define mmMP1_SMN_IH_SW_INT_CTRL macro
/linux-6.1.9/drivers/gpu/drm/amd/pm/swsmu/smu11/
Dsmu_v11_0.c1374 val = RREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL); in smu_v11_0_set_irq_state()
1376 WREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL, val); in smu_v11_0_set_irq_state()
1407 val = RREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL); in smu_v11_0_set_irq_state()
1409 WREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL, val); in smu_v11_0_set_irq_state()
1467 data = RREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL); in smu_v11_0_irq_process()
1469 WREG32_SOC15(MP1, 0, mmMP1_SMN_IH_SW_INT_CTRL, data); in smu_v11_0_irq_process()