Searched refs:input_reg (Results 1 – 18 of 18) sorted by relevance
/linux-6.1.9/Documentation/devicetree/bindings/pinctrl/ |
D | fsl,imx8ulp-pinctrl.yaml | 35 setting for one pin. The first 4 integers <mux_config_reg input_reg 46 "input_reg" indicates the offset of select input register.
|
D | fsl,imxrt1050.yaml | 36 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 49 "input_reg" indicates the offset of select input register.
|
D | fsl,imxrt1170.yaml | 36 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 49 "input_reg" indicates the offset of select input register.
|
D | fsl,imx8mm-pinctrl.yaml | 35 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 48 "input_reg" indicates the offset of select input register.
|
D | fsl,imx8mn-pinctrl.yaml | 35 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 48 "input_reg" indicates the offset of select input register.
|
D | fsl,imx8mp-pinctrl.yaml | 35 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 48 "input_reg" indicates the offset of select input register.
|
D | fsl,imx8mq-pinctrl.yaml | 35 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 48 "input_reg" indicates the offset of select input register.
|
D | fsl,imx93-pinctrl.yaml | 38 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 51 "input_reg" indicates the offset of select input register.
|
D | fsl,imx7d-pinctrl.yaml | 44 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg 57 "input_reg" indicates the offset of select input register.
|
D | fsl,imx6sx-pinctrl.txt | 9 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg mux_val
|
D | fsl,imx6sll-pinctrl.txt | 9 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg mux_val
|
D | fsl,imx6ul-pinctrl.txt | 10 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg mux_val
|
D | fsl,imx7ulp-pinctrl.txt | 17 <mux_conf_reg input_reg mux_mode input_val> are specified
|
D | fsl,imx-pinctrl.txt | 26 setting for one pin. The first 5 integers <mux_reg conf_reg input_reg mux_val
|
/linux-6.1.9/drivers/pinctrl/freescale/ |
D | pinctrl-imx.c | 218 val = readl(ipctl->base + pin_mmio->input_reg); in imx_pmx_set_one_pin_mmio() 221 writel(val, ipctl->base + pin_mmio->input_reg); in imx_pmx_set_one_pin_mmio() 222 } else if (pin_mmio->input_reg) { in imx_pmx_set_one_pin_mmio() 229 pin_mmio->input_reg); in imx_pmx_set_one_pin_mmio() 232 pin_mmio->input_reg); in imx_pmx_set_one_pin_mmio() 235 pin_mmio->input_reg, pin_mmio->input_val); in imx_pmx_set_one_pin_mmio() 545 pin_mmio->input_reg = be32_to_cpu(*list++); in imx_pinctrl_parse_pin_mmio()
|
D | pinctrl-imx.h | 32 u16 input_reg; member
|
/linux-6.1.9/drivers/pinctrl/mvebu/ |
D | pinctrl-armada-37xx.c | 1050 u32 mask, *irq_pol, input_reg, virq, type, level; in armada_3700_pinctrl_resume() local 1055 input_reg = INPUT_VAL; in armada_3700_pinctrl_resume() 1059 input_reg = INPUT_VAL + sizeof(u32); in armada_3700_pinctrl_resume() 1075 regmap_read(info->regmap, input_reg, &level); in armada_3700_pinctrl_resume()
|
/linux-6.1.9/drivers/input/touchscreen/ |
D | iqs5xx.c | 901 bool input_reg = !iqs5xx->input; in fw_file_store() local 925 if (input_reg) { in fw_file_store()
|