Home
last modified time | relevance | path

Searched refs:CACHE_LINE_SIZE (Results 1 – 9 of 9) sorted by relevance

/linux-6.1.9/arch/arm/mm/
Dcache-feroceon-l2.c134 #define CACHE_LINE_SIZE 32 macro
143 BUG_ON(start & (CACHE_LINE_SIZE - 1)); in calc_range_end()
144 BUG_ON(end & (CACHE_LINE_SIZE - 1)); in calc_range_end()
173 if (start & (CACHE_LINE_SIZE - 1)) { in feroceon_l2_inv_range()
174 l2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1)); in feroceon_l2_inv_range()
175 start = (start | (CACHE_LINE_SIZE - 1)) + 1; in feroceon_l2_inv_range()
181 if (start < end && end & (CACHE_LINE_SIZE - 1)) { in feroceon_l2_inv_range()
182 l2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1)); in feroceon_l2_inv_range()
183 end &= ~(CACHE_LINE_SIZE - 1); in feroceon_l2_inv_range()
191 l2_inv_pa_range(start, range_end - CACHE_LINE_SIZE); in feroceon_l2_inv_range()
[all …]
Dcache-tauros2.c64 #define CACHE_LINE_SIZE 32 macro
71 if (start & (CACHE_LINE_SIZE - 1)) { in tauros2_inv_range()
72 tauros2_clean_inv_pa(start & ~(CACHE_LINE_SIZE - 1)); in tauros2_inv_range()
73 start = (start | (CACHE_LINE_SIZE - 1)) + 1; in tauros2_inv_range()
79 if (end & (CACHE_LINE_SIZE - 1)) { in tauros2_inv_range()
80 tauros2_clean_inv_pa(end & ~(CACHE_LINE_SIZE - 1)); in tauros2_inv_range()
81 end &= ~(CACHE_LINE_SIZE - 1); in tauros2_inv_range()
89 start += CACHE_LINE_SIZE; in tauros2_inv_range()
97 start &= ~(CACHE_LINE_SIZE - 1); in tauros2_clean_range()
100 start += CACHE_LINE_SIZE; in tauros2_clean_range()
[all …]
Dcache-xsc3l2.c15 #define CACHE_LINE_SIZE 32 macro
100 if (start & (CACHE_LINE_SIZE - 1)) { in xsc3_l2_inv_range()
101 vaddr = l2_map_va(start & ~(CACHE_LINE_SIZE - 1), vaddr); in xsc3_l2_inv_range()
104 start = (start | (CACHE_LINE_SIZE - 1)) + 1; in xsc3_l2_inv_range()
110 while (start < (end & ~(CACHE_LINE_SIZE - 1))) { in xsc3_l2_inv_range()
113 start += CACHE_LINE_SIZE; in xsc3_l2_inv_range()
136 start &= ~(CACHE_LINE_SIZE - 1); in xsc3_l2_clean_range()
140 start += CACHE_LINE_SIZE; in xsc3_l2_clean_range()
179 start &= ~(CACHE_LINE_SIZE - 1); in xsc3_l2_flush_range()
184 start += CACHE_LINE_SIZE; in xsc3_l2_flush_range()
Dcache-l2x0.c37 #define CACHE_LINE_SIZE 32 macro
183 start += CACHE_LINE_SIZE; in __l2c210_op_pa_range()
191 if (start & (CACHE_LINE_SIZE - 1)) { in l2c210_inv_range()
192 start &= ~(CACHE_LINE_SIZE - 1); in l2c210_inv_range()
194 start += CACHE_LINE_SIZE; in l2c210_inv_range()
197 if (end & (CACHE_LINE_SIZE - 1)) { in l2c210_inv_range()
198 end &= ~(CACHE_LINE_SIZE - 1); in l2c210_inv_range()
210 start &= ~(CACHE_LINE_SIZE - 1); in l2c210_clean_range()
219 start &= ~(CACHE_LINE_SIZE - 1); in l2c210_flush_range()
295 start += CACHE_LINE_SIZE; in l2c220_op_pa_range()
[all …]
Dcache-v6.S18 #define CACHE_LINE_SIZE 32 macro
132 bic r0, r0, #CACHE_LINE_SIZE - 1
135 add r0, r0, #CACHE_LINE_SIZE
/linux-6.1.9/arch/m68k/coldfire/
Dcache.c41 : "i" (CACHE_LINE_SIZE), in mcf_cache_push()
/linux-6.1.9/arch/m68k/include/asm/
Dm53xxacr.h65 #define CACHE_LINE_SIZE 16 /* 16 byte line size */ macro
Dm54xxacr.h65 #define CACHE_LINE_SIZE 0x0010 /* 16 bytes */ macro
/linux-6.1.9/Documentation/scsi/
DChangeLog.ncr53c8xx351 Use a single alignment boundary (CACHE_LINE_SIZE) for data