Home
last modified time | relevance | path

Searched refs:SOR (Results 1 – 24 of 24) sorted by relevance

/linux-5.19.10/drivers/gpu/drm/nouveau/nvkm/engine/disp/
Dsorgp100.c91 return nvkm_ior_new_(&gp100_sor_hda, disp, SOR, id); in gp100_sor_new()
92 return nvkm_ior_new_(&gp100_sor, disp, SOR, id); in gp100_sor_new()
Doutp.c67 case DCB_OUTPUT_TMDS : *type = SOR; return TMDS; in nvkm_outp_xlat()
68 case DCB_OUTPUT_LVDS : *type = SOR; return LVDS; in nvkm_outp_xlat()
69 case DCB_OUTPUT_DP : *type = SOR; return DP; in nvkm_outp_xlat()
162 ior = nvkm_ior_find(outp->disp, SOR, ffs(outp->info.or) - 1); in nvkm_outp_acquire()
247 link = (ior->type == SOR) ? outp->info.sorconf.link : 0; in nvkm_outp_init_route()
Dsortu102.c127 return nvkm_ior_new_(&tu102_sor_hda, disp, SOR, id); in tu102_sor_new()
128 return nvkm_ior_new_(&tu102_sor, disp, SOR, id); in tu102_sor_new()
Dsorga102.c142 return nvkm_ior_new_(&ga102_sor_hda, disp, SOR, id); in ga102_sor_new()
143 return nvkm_ior_new_(&ga102_sor, disp, SOR, id); in ga102_sor_new()
Dsorgv100.c145 return nvkm_ior_new_(&gv100_sor_hda, disp, SOR, id); in gv100_sor_new()
146 return nvkm_ior_new_(&gv100_sor, disp, SOR, id); in gv100_sor_new()
Dsorg84.c37 return nvkm_ior_new_(&g84_sor, disp, SOR, id); in g84_sor_new()
Dsorgm200.c158 return nvkm_ior_new_(&gm200_sor_hda, disp, SOR, id); in gm200_sor_new()
159 return nvkm_ior_new_(&gm200_sor, disp, SOR, id); in gm200_sor_new()
Dsormcp77.c47 return nvkm_ior_new_(&mcp77_sor, disp, SOR, id); in mcp77_sor_new()
Dsormcp89.c52 return nvkm_ior_new_(&mcp89_sor, disp, SOR, id); in mcp89_sor_new()
Dsorgk104.c53 return nvkm_ior_new_(&gk104_sor, disp, SOR, id); in gk104_sor_new()
Dsorgt215.c68 return nvkm_ior_new_(&gt215_sor, disp, SOR, id); in gt215_sor_new()
Dsorgm107.c79 return nvkm_ior_new_(&gm107_sor, disp, SOR, id); in gm107_sor_new()
Dior.c29 [SOR] = "SOR",
Dsornv50.c97 return nvkm_ior_new_(&nv50_sor, disp, SOR, id); in nv50_sor_new()
Dsorg94.c159 if (ior->type != SOR) in g94_sor_war_update_sppll1()
293 return nvkm_ior_new_(&g94_sor, disp, SOR, id); in g94_sor_new()
Dnv50.c219 if (ior->type == SOR) { in nv50_disp_super_ied_on()
452 if (ior->type == SOR && ior->asy.proto == LVDS) { in nv50_disp_super_2_2()
468 if (ior->type == SOR && ior->asy.proto == DP) in nv50_disp_super_2_2()
Dior.h12 SOR, enumerator
Dsorgf119.c199 return nvkm_ior_new_(&gf119_sor, disp, SOR, id); in gf119_sor_new()
Dbase.c409 ior = nvkm_ior_find(disp, SOR, ffs(outp->info.or) - 1); in nvkm_disp_oneinit()
/linux-5.19.10/drivers/gpu/drm/nouveau/dispnv50/
Dcrcc57d.c26 crc_args |= NVDEF(NVC57D, HEAD_SET_CRC_CONTROL, PRIMARY_CRC, SOR(or)); in crcc57d_set_src()
Dcrcc37d.c28 crc_args |= NVDEF(NVC37D, HEAD_SET_CRC_CONTROL, PRIMARY_CRC, SOR(or)); in crcc37d_set_src()
Dcrc907d.c41 crc_args |= NVDEF(NV907D, HEAD_SET_CRC_CONTROL, PRIMARY_OUTPUT, SOR(or)); in crc907d_set_src()
/linux-5.19.10/Documentation/devicetree/bindings/display/tegra/
Dnvidia,tegra20-host1x.txt99 SOR partition.
359 - sor: clock input for the SOR hardware
360 - out: SOR output clock
362 - dp: reference clock for the SOR clock
363 - safe: safe reference for the SOR clock during power up
366 - pad: SOR pad output clock (on Tegra186 and later)
369 - source: source clock for the SOR clock (obsolete, use "out" instead)
377 - nvidia,interface: index of the SOR interface
385 of the SOR, identified by the cell's index, is mapped via the crossbar to
/linux-5.19.10/Documentation/gpu/
Dtegra.rst80 controllers can drive both DSI outputs and both SOR outputs, the third cannot
117 by the versatile SOR output, which supports eDP, DP and HDMI. The SOR is able