Searched refs:SVC_MODE (Results 1 – 16 of 16) sorted by relevance
/linux-3.4.99/arch/arm/kernel/ |
D | entry-header.S | 54 eor \rtemp, \rtemp, #(SVC_MODE ^ SYSTEM_MODE) 60 eor \rtemp, \rtemp, #(SVC_MODE ^ SYSTEM_MODE) 66 eor \rtemp, \rtemp, #(SVC_MODE ^ SYSTEM_MODE) 72 eor \rtemp, \rtemp, #(SVC_MODE ^ SYSTEM_MODE)
|
D | kprobes.c | 584 .cpsr_val = SVC_MODE, 592 .cpsr_val = SVC_MODE, 602 .cpsr_val = SVC_MODE,
|
D | head-nommu.S | 45 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
|
D | sleep.S | 93 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
|
D | process.c | 495 regs.ARM_r7 = SVC_MODE | PSR_ENDSTATE | PSR_ISETSTATE; in kernel_thread()
|
D | head.S | 94 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode 352 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
|
D | traps.c | 385 if (processor_mode(regs) == SVC_MODE) { in do_undefinstr()
|
D | setup.c | 427 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE) in cpu_init()
|
D | entry-armv.S | 1015 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
|
/linux-3.4.99/arch/arm/plat-iop/ |
D | cp6.c | 44 .cpsr_val = SVC_MODE,
|
/linux-3.4.99/arch/arm/plat-s3c24xx/ |
D | sleep.S | 57 mov r0, #PSR_I_BIT | PSR_F_BIT | SVC_MODE
|
/linux-3.4.99/arch/arm/mach-s3c64xx/ |
D | sleep.S | 43 msr cpsr_c, #PSR_I_BIT | PSR_F_BIT | SVC_MODE
|
/linux-3.4.99/arch/arm/include/asm/ |
D | assembler.h | 92 msr cpsr_c, #PSR_I_BIT | SVC_MODE 96 msr cpsr_c, #SVC_MODE
|
D | ptrace.h | 45 #define SVC_MODE 0x00000013 macro
|
/linux-3.4.99/arch/arm/mm/ |
D | proc-xsc3.S | 110 mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE 450 mov r0, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
|
D | proc-xscale.S | 147 mov r1, #PSR_F_BIT|PSR_I_BIT|SVC_MODE
|