Searched refs:WT_FN_RDYFN (Results 1 – 8 of 8) sorted by relevance
764 write_scc(priv, R1, EXT_INT_ENAB | WT_FN_RDYFN); in scc_open()999 EXT_INT_ENAB | WT_FN_RDYFN | in tx_on()1011 EXT_INT_ENAB | WT_FN_RDYFN | TxINT_ENAB); in tx_on()1045 WT_RDY_RT | WT_FN_RDYFN | WT_RDY_ENAB); in rx_on()1051 WT_FN_RDYFN); in rx_on()1066 write_scc(priv, R1, EXT_INT_ENAB | WT_FN_RDYFN); in rx_off()1346 write_scc(priv, R1, EXT_INT_ENAB | WT_FN_RDYFN); in es_isr()
48 #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ macro
101 #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ macro
81 #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ macro
73 #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ macro
181 #define WT_FN_RDYFN 0x40 /* W/Req pin is DMA request if 1, wait if 0 */ macro
69 #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ macro
918 c->regs[R1]|= WT_FN_RDYFN; in z8530_sync_dma_open()1012 c->regs[R1]&= ~(WT_RDY_RT|WT_FN_RDYFN|INT_ERR_Rx); in z8530_sync_dma_close()1181 c->regs[R1]&= ~(WT_RDY_RT|WT_FN_RDYFN|INT_ERR_Rx); in z8530_sync_txdma_close()