Home
last modified time | relevance | path

Searched refs:mmUVD_VCPU_CACHE_SIZE2 (Results 1 – 19 of 19) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h93 #define mmUVD_VCPU_CACHE_SIZE2 0x3D3B macro
Duvd_4_2_d.h65 #define mmUVD_VCPU_CACHE_SIZE2 0x3d87 macro
Duvd_3_1_d.h67 #define mmUVD_VCPU_CACHE_SIZE2 0x3d87 macro
Duvd_5_0_d.h71 #define mmUVD_VCPU_CACHE_SIZE2 0x3d87 macro
Duvd_6_0_d.h87 #define mmUVD_VCPU_CACHE_SIZE2 0x3d87 macro
Duvd_7_0_offset.h188 #define mmUVD_VCPU_CACHE_SIZE2 macro
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h374 #define mmUVD_VCPU_CACHE_SIZE2 macro
Dvcn_2_5_offset.h695 #define mmUVD_VCPU_CACHE_SIZE2 macro
Dvcn_2_0_0_offset.h624 #define mmUVD_VCPU_CACHE_SIZE2 macro
Dvcn_3_0_0_offset.h1071 #define mmUVD_VCPU_CACHE_SIZE2 macro
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/
Dvcn_v2_0.c373 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE); in vcn_v2_0_mc_resume()
463 UVD, 0, mmUVD_VCPU_CACHE_SIZE2), AMDGPU_VCN_CONTEXT_SIZE, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode()
1946 SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE2), in vcn_v2_0_start_sriov()
Duvd_v3_1.c260 WREG32(mmUVD_VCPU_CACHE_SIZE2, size); in uvd_v3_1_mc_resume()
Duvd_v4_2.c589 WREG32(mmUVD_VCPU_CACHE_SIZE2, size); in uvd_v4_2_mc_resume()
Duvd_v5_0.c301 WREG32(mmUVD_VCPU_CACHE_SIZE2, size); in uvd_v5_0_mc_resume()
Dvcn_v2_5.c456 WREG32_SOC15(VCN, i, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE); in vcn_v2_5_mc_resume()
545 VCN, 0, mmUVD_VCPU_CACHE_SIZE2), AMDGPU_VCN_CONTEXT_SIZE, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode()
1302 SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CACHE_SIZE2), in vcn_v2_5_sriov_start()
Dvcn_v3_0.c486 WREG32_SOC15(VCN, inst, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE); in vcn_v3_0_mc_resume()
574 VCN, inst_idx, mmUVD_VCPU_CACHE_SIZE2), AMDGPU_VCN_CONTEXT_SIZE, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode()
1388 mmUVD_VCPU_CACHE_SIZE2), in vcn_v3_0_start_sriov()
Duvd_v7_0.c714 WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE2, in uvd_v7_0_mc_resume()
857 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE2), in uvd_v7_0_sriov_start()
Dvcn_v1_0.c344 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE); in vcn_v1_0_mc_resume_spg_mode()
418 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_VCPU_CACHE_SIZE2, AMDGPU_VCN_CONTEXT_SIZE, in vcn_v1_0_mc_resume_dpg_mode()
Duvd_v6_0.c625 WREG32(mmUVD_VCPU_CACHE_SIZE2, size); in uvd_v6_0_mc_resume()