Home
last modified time | relevance | path

Searched refs:mmUVD_SUVD_CGC_GATE (Results 1 – 14 of 14) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_5_0_d.h89 #define mmUVD_SUVD_CGC_GATE 0x3be4 macro
Duvd_6_0_d.h105 #define mmUVD_SUVD_CGC_GATE 0x3be4 macro
Duvd_7_0_offset.h66 #define mmUVD_SUVD_CGC_GATE macro
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/
Duvd_v5_0.c633 data1 = RREG32(mmUVD_SUVD_CGC_GATE); in uvd_v5_0_enable_clock_gating()
671 WREG32(mmUVD_SUVD_CGC_GATE, data1); in uvd_v5_0_enable_clock_gating()
728 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
759 WREG32(mmUVD_SUVD_CGC_GATE, data1);
Duvd_v6_0.c641 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
709 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1281 data1 = RREG32(mmUVD_SUVD_CGC_GATE); in uvd_v6_0_enable_clock_gating()
1328 WREG32(mmUVD_SUVD_CGC_GATE, data1); in uvd_v6_0_enable_clock_gating()
1386 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1419 WREG32(mmUVD_SUVD_CGC_GATE, data1);
Duvd_v7_0.c1616 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1663 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
1672 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1705 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
Dvcn_v2_0.c554 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE); in vcn_v2_0_disable_clock_gating()
579 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data); in vcn_v2_0_disable_clock_gating()
636 UVD, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v2_0_clock_gating_dpg_mode()
Dvcn_v1_0.c529 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE); in vcn_v1_0_disable_clock_gating()
554 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data); in vcn_v1_0_disable_clock_gating()
690 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_SUVD_CGC_GATE, 1, 0xFFFFFFFF, sram_sel); in vcn_v1_0_clock_gating_dpg_mode()
Dvcn_v2_5.c640 data = RREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE); in vcn_v2_5_disable_clock_gating()
665 WREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE, data); in vcn_v2_5_disable_clock_gating()
723 VCN, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v2_5_clock_gating_dpg_mode()
Dvcn_v3_0.c761 data = RREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_GATE); in vcn_v3_0_disable_clock_gating()
793 WREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_GATE, data); in vcn_v3_0_disable_clock_gating()
867 VCN, inst_idx, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v3_0_clock_gating_dpg_mode()
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h154 #define mmUVD_SUVD_CGC_GATE macro
Dvcn_2_5_offset.h505 #define mmUVD_SUVD_CGC_GATE macro
Dvcn_2_0_0_offset.h818 #define mmUVD_SUVD_CGC_GATE macro
Dvcn_3_0_0_offset.h821 #define mmUVD_SUVD_CGC_GATE macro