Home
last modified time | relevance | path

Searched refs:mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX (Results 1 – 5 of 5) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_7_0_offset.h71 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX macro
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h161 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX macro
Dvcn_2_5_offset.h870 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX macro
Dvcn_2_0_0_offset.h825 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX macro
Dvcn_3_0_0_offset.h1356 #define mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW_BASE_IDX macro