/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/ |
D | sdma_v3_0.c | 83 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000, 96 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, 114 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, 121 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000, 135 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000, 149 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000, 164 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, 178 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100, 1439 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]); in sdma_v3_0_update_sdma_medium_grain_clock_gating() 1449 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data); in sdma_v3_0_update_sdma_medium_grain_clock_gating() [all …]
|
D | mxgpu_vi.c | 94 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, 225 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100, 246 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
|
D | cik_sdma.c | 882 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100); in cik_enable_sdma_mgcg() 883 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100); in cik_enable_sdma_mgcg() 885 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET); in cik_enable_sdma_mgcg() 888 WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data); in cik_enable_sdma_mgcg() 890 orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET); in cik_enable_sdma_mgcg() 893 WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data); in cik_enable_sdma_mgcg()
|
D | sdma_v4_0.c | 91 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xff000ff0, 0x3f000100), 139 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100), 158 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100), 284 SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100), 2186 def = data = RREG32_SDMA(i, mmSDMA0_CLK_CTRL); in sdma_v4_0_update_medium_grain_clock_gating() 2196 WREG32_SDMA(i, mmSDMA0_CLK_CTRL, data); in sdma_v4_0_update_medium_grain_clock_gating() 2200 def = data = RREG32_SDMA(i, mmSDMA0_CLK_CTRL); in sdma_v4_0_update_medium_grain_clock_gating() 2210 WREG32_SDMA(i, mmSDMA0_CLK_CTRL, data); in sdma_v4_0_update_medium_grain_clock_gating() 2285 data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL)); in sdma_v4_0_get_clockgating_state()
|
D | sdma_v5_2.c | 1547 def = data = RREG32(sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL)); in sdma_v5_2_update_medium_grain_clock_gating() 1555 WREG32(sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL), data); in sdma_v5_2_update_medium_grain_clock_gating() 1558 def = data = RREG32(sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL)); in sdma_v5_2_update_medium_grain_clock_gating() 1566 WREG32(sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL), data); in sdma_v5_2_update_medium_grain_clock_gating() 1644 data = RREG32(sdma_v5_2_get_reg_offset(adev, 0, mmSDMA0_CLK_CTRL)); in sdma_v5_2_get_clockgating_state()
|
D | sdma_v5_0.c | 1639 def = data = RREG32(sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL)); in sdma_v5_0_update_medium_grain_clock_gating() 1649 WREG32(sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL), data); in sdma_v5_0_update_medium_grain_clock_gating() 1652 def = data = RREG32(sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL)); in sdma_v5_0_update_medium_grain_clock_gating() 1662 WREG32(sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_CLK_CTRL), data); in sdma_v5_0_update_medium_grain_clock_gating() 1731 data = RREG32(sdma_v5_0_get_reg_offset(adev, 0, mmSDMA0_CLK_CTRL)); in sdma_v5_0_get_clockgating_state()
|
D | sdma_v2_4.c | 69 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000, 76 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/sdma0/ |
D | sdma0_4_1_offset.h | 66 #define mmSDMA0_CLK_CTRL … macro
|
D | sdma0_4_0_offset.h | 68 #define mmSDMA0_CLK_CTRL 0x001b macro
|
D | sdma0_4_2_2_offset.h | 68 #define mmSDMA0_CLK_CTRL … macro
|
D | sdma0_4_2_offset.h | 68 #define mmSDMA0_CLK_CTRL … macro
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/oss/ |
D | oss_2_4_d.h | 160 #define mmSDMA0_CLK_CTRL 0x3403 macro
|
D | oss_3_0_1_d.h | 157 #define mmSDMA0_CLK_CTRL 0x3403 macro
|
D | oss_2_0_d.h | 222 #define mmSDMA0_CLK_CTRL 0x3403 macro
|
D | oss_3_0_d.h | 294 #define mmSDMA0_CLK_CTRL 0x3403 macro
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_10_1_0_offset.h | 43 #define mmSDMA0_CLK_CTRL … macro
|
D | gc_10_3_0_offset.h | 50 #define mmSDMA0_CLK_CTRL … macro
|