Searched refs:mmMP1_SMN_C2PMSG_90 (Results 1 – 14 of 14) sorted by relevance
/linux-6.6.21/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
D | smu9_smumgr.c | 76 reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu9_wait_for_response() 83 return RREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu9_wait_for_response() 123 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in smu9_send_msg_to_smc() 153 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in smu9_send_msg_to_smc_with_parameter()
|
D | smu10_smumgr.c | 54 reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu10_wait_for_response() 59 return RREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu10_wait_for_response() 85 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in smu10_send_msg_to_smc() 103 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in smu10_send_msg_to_smc_with_parameter()
|
D | vega20_smumgr.c | 75 reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in vega20_wait_for_response() 80 return RREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90); in vega20_wait_for_response() 112 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in vega20_send_msg_to_smc() 138 WREG32_SOC15(MP1, 0, mmMP1_SMN_C2PMSG_90, 0); in vega20_send_msg_to_smc_with_parameter()
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/mp/ |
D | mp_10_0_offset.h | 298 #define mmMP1_SMN_C2PMSG_90 … macro
|
D | mp_12_0_0_offset.h | 298 #define mmMP1_SMN_C2PMSG_90 … macro
|
D | mp_11_0_8_offset.h | 298 #define mmMP1_SMN_C2PMSG_90 … macro
|
D | mp_11_0_offset.h | 300 #define mmMP1_SMN_C2PMSG_90 … macro
|
D | mp_9_0_offset.h | 310 #define mmMP1_SMN_C2PMSG_90 0x029a macro
|
D | mp_11_5_0_offset.h | 298 #define mmMP1_SMN_C2PMSG_90 … macro
|
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/smu13/ |
D | smu_v13_0_4_ppt.c | 52 #define mmMP1_SMN_C2PMSG_90 0x029a macro 1133 smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu_v13_0_4_set_smu_mailbox_registers()
|
D | smu_v13_0.c | 70 #define mmMP1_SMN_C2PMSG_90 … macro 2410 smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu_v13_0_set_smu_mailbox_registers()
|
D | smu_v13_0_0_ppt.c | 79 #define mmMP1_SMN_C2PMSG_90 … macro 2485 smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu_v13_0_0_set_smu_mailbox_registers()
|
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/smu12/ |
D | renoir_ppt.c | 50 #define mmMP1_SMN_C2PMSG_90 … macro 1477 smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in renoir_set_ppt_funcs()
|
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/smu11/ |
D | smu_v11_0.c | 2195 smu->resp_reg = SOC15_REG_OFFSET(MP1, 0, mmMP1_SMN_C2PMSG_90); in smu_v11_0_set_smu_mailbox_registers()
|