/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/ |
D | gfx_v10_0.c | 322 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000, 0x0), 323 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 325 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 327 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 329 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 331 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 333 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x10000), 335 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 337 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), 339 SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_GFX_INDEX, 0xffffff, 0x0), [all …]
|
D | vce_v3_0.c | 85 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_get_rptr() 87 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_get_rptr() 96 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_get_rptr() 117 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_get_wptr() 119 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_get_wptr() 128 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_get_wptr() 148 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0)); in vce_v3_0_ring_set_wptr() 150 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1)); in vce_v3_0_ring_set_wptr() 159 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT); in vce_v3_0_ring_set_wptr() 275 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx)); in vce_v3_0_start() [all …]
|
D | mxgpu_vi.c | 50 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 80 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 127 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 135 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 141 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 171 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 270 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
|
D | si.c | 429 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 454 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 558 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 583 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 656 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 681 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 756 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 781 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 836 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 861 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
|
D | amdgpu_amdkfd_gfx_v7.c | 504 WREG32(mmGRBM_GFX_INDEX, gfx_index_val); in kgd_wave_control_execute() 513 WREG32(mmGRBM_GFX_INDEX, data); in kgd_wave_control_execute()
|
D | amdgpu_amdkfd_gfx_v8.c | 550 WREG32(mmGRBM_GFX_INDEX, gfx_index_val); in kgd_wave_control_execute() 560 WREG32(mmGRBM_GFX_INDEX, data); in kgd_wave_control_execute()
|
D | amdgpu_amdkfd_gfx_v10_3.c | 597 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, gfx_index_val); in wave_control_execute_v10_3() 607 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in wave_control_execute_v10_3()
|
D | gfx_v8_0.c | 219 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 232 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 261 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 331 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 362 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 393 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 405 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 413 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 435 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, 464 mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000, [all …]
|
D | amdgpu_amdkfd_gfx_v10.c | 685 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, gfx_index_val); in kgd_wave_control_execute() 695 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in kgd_wave_control_execute()
|
D | amdgpu_amdkfd_gfx_v9.c | 637 WREG32_SOC15_RLC_SHADOW(GC, GET_INST(GC, inst), mmGRBM_GFX_INDEX, gfx_index_val); in kgd_gfx_v9_wave_control_execute() 647 WREG32_SOC15_RLC_SHADOW(GC, GET_INST(GC, inst), mmGRBM_GFX_INDEX, data); in kgd_gfx_v9_wave_control_execute()
|
D | gfx_v9_4.c | 117 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_INDEX, data); in gfx_v9_4_select_se_sh() 926 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000); in gfx_v9_4_reset_ras_error_count()
|
D | gfx_v9_0.c | 718 {SOC15_REG_ENTRY(GC, 0, mmGRBM_GFX_INDEX)}, 1643 reg_access_ctrl->grbm_idx = SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX); in gfx_v9_0_init_rlcg_reg_access_ctrl() 2239 WREG32_SOC15_RLC_SHADOW(GC, 0, mmGRBM_GFX_INDEX, data); in gfx_v9_0_select_se_sh() 6692 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xe0000000); in gfx_v9_0_reset_ras_error_count()
|
D | gfx_v6_0.c | 1309 WREG32(mmGRBM_GFX_INDEX, data); in gfx_v6_0_select_se_sh()
|
D | gfx_v7_0.c | 1575 WREG32(mmGRBM_GFX_INDEX, data); in gfx_v7_0_select_se_sh()
|
/linux-6.6.21/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ |
D | vega10_powertune.c | 896 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_cac_driving_se_didt_config() 911 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_cac_driving_se_didt_config() 947 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_psm_gc_didt_config() 956 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_psm_gc_didt_config() 1008 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_se_edc_config() 1019 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_se_edc_config() 1058 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data); in vega10_enable_psm_gc_edc_config() 1067 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_psm_gc_edc_config() 1117 WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, 0xE0000000); in vega10_enable_se_edc_force_stall_config()
|
D | smu7_powertune.c | 976 value2 = cgs_read_register(hwmgr->device, mmGRBM_GFX_INDEX); in smu7_enable_didt_config() 981 cgs_write_register(hwmgr->device, mmGRBM_GFX_INDEX, value); in smu7_enable_didt_config() 1010 cgs_write_register(hwmgr->device, mmGRBM_GFX_INDEX, value2); in smu7_enable_didt_config()
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/gc/ |
D | gc_9_4_1_offset.h | 229 #define mmGRBM_GFX_INDEX … macro
|
D | gc_9_0_offset.h | 4913 #define mmGRBM_GFX_INDEX … macro
|
D | gc_9_1_offset.h | 5143 #define mmGRBM_GFX_INDEX … macro
|
D | gc_9_2_1_offset.h | 5099 #define mmGRBM_GFX_INDEX … macro
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/gca/ |
D | gfx_6_0_d.h | 750 #define mmGRBM_GFX_INDEX 0x200B macro
|
D | gfx_7_0_d.h | 783 #define mmGRBM_GFX_INDEX 0xc200 macro
|
D | gfx_7_2_d.h | 796 #define mmGRBM_GFX_INDEX 0xc200 macro
|
D | gfx_8_0_d.h | 871 #define mmGRBM_GFX_INDEX 0xc200 macro
|
D | gfx_8_1_d.h | 871 #define mmGRBM_GFX_INDEX 0xc200 macro
|