Home
last modified time | relevance | path

Searched refs:mmCP_RB1_RPTR_ADDR_HI (Results 1 – 12 of 12) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/gca/
Dgfx_6_0_d.h504 #define mmCP_RB1_RPTR_ADDR_HI 0x3063 macro
Dgfx_7_0_d.h212 #define mmCP_RB1_RPTR_ADDR_HI 0x3063 macro
Dgfx_7_2_d.h212 #define mmCP_RB1_RPTR_ADDR_HI 0x3063 macro
Dgfx_8_0_d.h236 #define mmCP_RB1_RPTR_ADDR_HI 0x3063 macro
Dgfx_8_1_d.h237 #define mmCP_RB1_RPTR_ADDR_HI 0x3063 macro
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/
Dgfx_v6_0.c2170 WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF); in gfx_v6_0_cp_compute_resume()
Dgfx_v10_0.c6155 WREG32_SOC15(GC, 0, mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & in gfx_v10_0_cp_gfx_resume()
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_0_offset.h2454 #define mmCP_RB1_RPTR_ADDR_HI macro
Dgc_9_1_offset.h2731 #define mmCP_RB1_RPTR_ADDR_HI macro
Dgc_9_2_1_offset.h2669 #define mmCP_RB1_RPTR_ADDR_HI macro
Dgc_10_1_0_offset.h4795 #define mmCP_RB1_RPTR_ADDR_HI macro
Dgc_10_3_0_offset.h4448 #define mmCP_RB1_RPTR_ADDR_HI macro