Searched refs:UVD_MPC_SET_MUXB0__VARB_4__SHIFT (Results 1 – 19 of 19) sorted by relevance
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_7_0_sh_mask.h | 620 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | uvd_3_1_sh_mask.h | 502 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
|
D | uvd_4_0_sh_mask.h | 521 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x00000018 macro
|
D | uvd_4_2_sh_mask.h | 506 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
|
D | uvd_5_0_sh_mask.h | 538 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
|
D | uvd_6_0_sh_mask.h | 540 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 macro
|
/linux-6.6.21/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
D | vcn_1_0_sh_mask.h | 1127 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_2_5_sh_mask.h | 2868 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_2_0_0_sh_mask.h | 2633 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_2_6_0_sh_mask.h | 2860 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_3_0_0_sh_mask.h | 3941 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_4_0_0_sh_mask.h | 4191 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
D | vcn_4_0_3_sh_mask.h | 4234 #define UVD_MPC_SET_MUXB0__VARB_4__SHIFT … macro
|
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/ |
D | vcn_v4_0_3.c | 785 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v4_0_3_start_dpg_mode() 1111 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v4_0_3_start()
|
D | vcn_v2_0.c | 854 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v2_0_start_dpg_mode() 987 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v2_0_start()
|
D | vcn_v1_0.c | 840 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v1_0_start_spg_mode() 1023 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0xFFFFFFFF, 0); in vcn_v1_0_start_dpg_mode()
|
D | vcn_v4_0.c | 973 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v4_0_start_dpg_mode() 1112 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v4_0_start()
|
D | vcn_v2_5.c | 879 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v2_5_start_dpg_mode() 1033 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v2_5_start()
|
D | vcn_v3_0.c | 1002 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT)), 0, indirect); in vcn_v3_0_start_dpg_mode() 1166 (0x4 << UVD_MPC_SET_MUXB0__VARB_4__SHIFT))); in vcn_v3_0_start()
|