Home
last modified time | relevance | path

Searched refs:SSPP_VIG2 (Results 1 – 16 of 16) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/msm/disp/dpu1/
Ddpu_hw_top.c115 status->sspp[SSPP_VIG2] = (value >> 8) & 0x3; in dpu_hw_get_danger_status()
227 status->sspp[SSPP_VIG2] = (value >> 8) & 0x1; in dpu_hw_get_safe_status()
Ddpu_hw_mdss.h108 SSPP_VIG2, enumerator
Ddpu_hw_ctl.c171 case SSPP_VIG2: in dpu_hw_ctl_update_pending_flush_sspp()
427 [SSPP_VIG2] = { { 0, 6, 4 }, { 3, 8 } },
/linux-6.6.21/drivers/gpu/drm/msm/disp/mdp5/
Dmdp5_cfg.c28 [SSPP_VIG0] = 1, [SSPP_VIG1] = 4, [SSPP_VIG2] = 7,
198 [SSPP_VIG0] = 1, [SSPP_VIG1] = 4, [SSPP_VIG2] = 7,
287 [SSPP_VIG2] = 7, [SSPP_VIG3] = 19,
539 [SSPP_VIG2] = 7, [SSPP_VIG3] = 19,
Dmdp5_ctl.c294 case SSPP_VIG2: return MDP5_CTL_LAYER_REG_VIG2(stage); in mdp_ctl_blend_mask()
317 case SSPP_VIG2: return MDP5_CTL_LAYER_EXT_REG_VIG2_BIT3; in mdp_ctl_blend_ext_mask()
445 case SSPP_VIG2: return MDP5_CTL_FLUSH_VIG2; in mdp_ctl_flush_mask_pipe()
Dmdp5_kms.c688 SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3, in hwpipe_init() enumerator
Dmdp5.xml.h78 SSPP_VIG2 = 3, enumerator
552 case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]); in __offset_PIPE()
/linux-6.6.21/drivers/gpu/drm/msm/disp/dpu1/catalog/
Ddpu_3_0_msm8998.h86 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_4_0_sdm845.h84 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_5_0_sm8150.h93 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_6_0_sm8250.h92 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_7_0_sm8350.h92 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_5_1_sc8180x.h92 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_8_1_sm8450.h93 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_9_0_sm8550.h94 .name = "sspp_2", .id = SSPP_VIG2,
Ddpu_8_0_sc8280xp.h92 .name = "sspp_2", .id = SSPP_VIG2,