/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce/ |
D | dce_clock_source.h | 60 SRII(PHASE, DP_DTO, 0),\ 61 SRII(PHASE, DP_DTO, 1),\ 62 SRII(PHASE, DP_DTO, 2),\ 63 SRII(PHASE, DP_DTO, 3),\ 64 SRII(PHASE, DP_DTO, 4),\ 65 SRII(PHASE, DP_DTO, 5),\ 66 SRII(MODULO, DP_DTO, 0),\ 67 SRII(MODULO, DP_DTO, 1),\ 68 SRII(MODULO, DP_DTO, 2),\ 69 SRII(MODULO, DP_DTO, 3),\ [all …]
|
D | dce_hwseq.h | 39 SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \ 40 SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \ 41 SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \ 42 SRII(DCFE_CLOCK_CONTROL, DCFE, 3), \ 43 SRII(DCFE_CLOCK_CONTROL, DCFE, 4), \ 44 SRII(DCFE_CLOCK_CONTROL, DCFE, 5), \ 48 SRII(BLND_V_UPDATE_LOCK, BLND, 0), \ 49 SRII(BLND_V_UPDATE_LOCK, BLND, 1), \ 50 SRII(BLND_V_UPDATE_LOCK, BLND, 2), \ 51 SRII(BLND_V_UPDATE_LOCK, BLND, 3), \ [all …]
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn32/ |
D | dcn32_mpc.h | 36 SRII(MPCC_MOVABLE_CM_LOCATION_CONTROL, MPCC, inst),\ 37 SRII(MPCC_MCM_SHAPER_CONTROL, MPCC_MCM, inst),\ 38 SRII(MPCC_MCM_SHAPER_OFFSET_R, MPCC_MCM, inst),\ 39 SRII(MPCC_MCM_SHAPER_OFFSET_G, MPCC_MCM, inst),\ 40 SRII(MPCC_MCM_SHAPER_OFFSET_B, MPCC_MCM, inst),\ 41 SRII(MPCC_MCM_SHAPER_SCALE_R, MPCC_MCM, inst),\ 42 SRII(MPCC_MCM_SHAPER_SCALE_G_B, MPCC_MCM, inst),\ 43 SRII(MPCC_MCM_SHAPER_LUT_INDEX, MPCC_MCM, inst),\ 44 SRII(MPCC_MCM_SHAPER_LUT_DATA, MPCC_MCM, inst),\ 45 SRII(MPCC_MCM_SHAPER_LUT_WRITE_EN_MASK, MPCC_MCM, inst),\ [all …]
|
D | dcn32_resource.h | 806 SRII(MUX, MPC_OUT, inst), VUPDATE_SRII(CUR, VUPDATE_LOCK_SET, inst) \ 811 MPC_OUT_MUX_COMMON_REG_LIST_DCN1_0_RI(inst), SRII(CSC_MODE, MPC_OUT, inst), \ 812 SRII(CSC_C11_C12_A, MPC_OUT, inst), SRII(CSC_C33_C34_A, MPC_OUT, inst), \ 813 SRII(CSC_C11_C12_B, MPC_OUT, inst), SRII(CSC_C33_C34_B, MPC_OUT, inst), \ 814 SRII(DENORM_CONTROL, MPC_OUT, inst), \ 815 SRII(DENORM_CLAMP_G_Y, MPC_OUT, inst), \ 816 SRII(DENORM_CLAMP_B_CB, MPC_OUT, inst), SR(MPC_OUT_CSC_COEF_FORMAT) \ 821 SRII(MPCC_TOP_SEL, MPCC, inst), SRII(MPCC_BOT_SEL, MPCC, inst), \ 822 SRII(MPCC_CONTROL, MPCC, inst), SRII(MPCC_STATUS, MPCC, inst), \ 823 SRII(MPCC_OPP_ID, MPCC, inst), SRII(MPCC_BG_G_Y, MPCC, inst), \ [all …]
|
D | dcn32_resource.c | 151 #define SRII(reg_name, block, id)\ macro 535 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 536 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 537 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 538 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 539 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 540 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 541 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 542 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn20/ |
D | dcn20_mpc.h | 35 SRII(MPCC_TOP_GAIN, MPCC, inst),\ 36 SRII(MPCC_BOT_GAIN_INSIDE, MPCC, inst),\ 37 SRII(MPCC_BOT_GAIN_OUTSIDE, MPCC, inst),\ 38 SRII(MPCC_OGAM_RAMA_START_CNTL_B, MPCC_OGAM, inst),\ 39 SRII(MPCC_OGAM_RAMA_START_CNTL_G, MPCC_OGAM, inst),\ 40 SRII(MPCC_OGAM_RAMA_START_CNTL_R, MPCC_OGAM, inst),\ 41 SRII(MPCC_OGAM_RAMA_SLOPE_CNTL_B, MPCC_OGAM, inst),\ 42 SRII(MPCC_OGAM_RAMA_SLOPE_CNTL_G, MPCC_OGAM, inst),\ 43 SRII(MPCC_OGAM_RAMA_SLOPE_CNTL_R, MPCC_OGAM, inst),\ 44 SRII(MPCC_OGAM_RAMA_END_CNTL1_B, MPCC_OGAM, inst),\ [all …]
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn30/ |
D | dcn30_mpc.h | 47 SRII(MPCC_TOP_GAIN, MPCC, inst),\ 48 SRII(MPCC_BOT_GAIN_INSIDE, MPCC, inst),\ 49 SRII(MPCC_BOT_GAIN_OUTSIDE, MPCC, inst),\ 50 SRII(MPCC_MEM_PWR_CTRL, MPCC, inst),\ 51 SRII(MPCC_OGAM_LUT_INDEX, MPCC_OGAM, inst),\ 52 SRII(MPCC_OGAM_LUT_DATA, MPCC_OGAM, inst), \ 53 SRII(MPCC_GAMUT_REMAP_COEF_FORMAT, MPCC_OGAM, inst),\ 54 SRII(MPCC_GAMUT_REMAP_MODE, MPCC_OGAM, inst),\ 55 SRII(MPC_GAMUT_REMAP_C11_C12_A, MPCC_OGAM, inst),\ 56 SRII(MPC_GAMUT_REMAP_C33_C34_A, MPCC_OGAM, inst),\ [all …]
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn10/ |
D | dcn10_mpc.h | 34 SRII(MPCC_TOP_SEL, MPCC, inst),\ 35 SRII(MPCC_BOT_SEL, MPCC, inst),\ 36 SRII(MPCC_CONTROL, MPCC, inst),\ 37 SRII(MPCC_STATUS, MPCC, inst),\ 38 SRII(MPCC_OPP_ID, MPCC, inst),\ 39 SRII(MPCC_BG_G_Y, MPCC, inst),\ 40 SRII(MPCC_BG_R_CR, MPCC, inst),\ 41 SRII(MPCC_BG_B_CB, MPCC, inst),\ 42 SRII(MPCC_SM_CONTROL, MPCC, inst),\ 43 SRII(MPCC_UPDATE_LOCK_SEL, MPCC, inst) [all …]
|
D | dcn10_dwb.h | 43 #define SRII(reg_name, block, id)\ macro
|
D | dcn10_resource.c | 117 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn316/ |
D | dcn316_resource.c | 165 #define SRII(reg_name, block, id)\ macro 684 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 685 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 686 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 687 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 688 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 689 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 690 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 691 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn314/ |
D | dcn314_resource.c | 159 #define SRII(reg_name, block, id)\ macro 694 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 695 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 696 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 697 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 698 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 699 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 700 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 701 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn315/ |
D | dcn315_resource.c | 177 #define SRII(reg_name, block, id)\ macro 687 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 688 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 689 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 690 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 691 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 692 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 693 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 694 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn321/ |
D | dcn321_resource.c | 154 #define SRII(reg_name, block, id)\ macro 534 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 535 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 536 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 537 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 538 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 539 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 540 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 541 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn31/ |
D | dcn31_resource.c | 143 #define SRII(reg_name, block, id)\ macro 688 SRII(PIXEL_RATE_CNTL, OTG, 0), \ 689 SRII(PIXEL_RATE_CNTL, OTG, 1),\ 690 SRII(PIXEL_RATE_CNTL, OTG, 2),\ 691 SRII(PIXEL_RATE_CNTL, OTG, 3),\ 692 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\ 693 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\ 694 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\ 695 SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
|
D | dcn31_hpo_dp_link_encoder.h | 68 SRII(RDPCSTX_PHY_CNTL6, RDPCSTX, id)
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce100/ |
D | dce100_resource.c | 491 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce120/ |
D | dce120_resource.c | 773 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn201/ |
D | dcn201_resource.c | 263 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce112/ |
D | dce112_resource.c | 521 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce60/ |
D | dce60_resource.c | 607 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce80/ |
D | dce80_resource.c | 614 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce110/ |
D | dce110_resource.c | 540 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn302/ |
D | dcn302_resource.c | 185 #define SRII(reg_name, block, id)\ macro
|
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn303/ |
D | dcn303_resource.c | 163 #define SRII(reg_name, block, id)\ macro
|