Home
last modified time | relevance | path

Searched refs:PL (Results 1 – 25 of 35) sorted by relevance

12

/linux-6.6.21/Documentation/devicetree/bindings/iio/adc/
Dxlnx,zynqmp-ams.yaml16 The AMS has two SYSMON blocks which are PL (Programmable Logic) SYSMON and
18 All designs should have AMS registers, but PS and PL are optional. The
19 AMS controller can work with only PS, only PL and both PS and PL
21 should always have AMS module property. Providing PS & PL module is optional.
30 |2 |PL Internal voltage measurement, VCCINT. |Voltage
32 |4 |PL Aux voltage measurement, VCCAUX. |Voltage
50 PL Sysmon |20 |PL temperature measurement. |Temperature
51 |21 |PL Internal voltage measurement, VCCINT. |Voltage
52 |22 |PL Auxiliary voltage measurement, VCCAUX. |Voltage
55 |25 |PL Block RAM voltage measurement, VCCBRAM. |Voltage
[all …]
/linux-6.6.21/mm/
Dpercpu-stats.c160 #define PL(X) \ in percpu_stats_show() macro
167 PL(unit_size); in percpu_stats_show()
168 PL(static_size); in percpu_stats_show()
169 PL(reserved_size); in percpu_stats_show()
170 PL(dyn_size); in percpu_stats_show()
171 PL(atom_size); in percpu_stats_show()
172 PL(alloc_size); in percpu_stats_show()
175 #undef PL in percpu_stats_show()
/linux-6.6.21/arch/x86/crypto/
Dpolyval-clmulni_asm.S31 #define PL %xmm8 macro
121 vpslldq $8, MI, PL
123 pxor LO, PL
166 vpclmulqdq $0x00, PL, GSTAR, TMP_XMM # TMP_XMM = T_1 : T_0 = P_0 * g*(x)
168 pxor PL, TMP_XMM # TMP_XMM = P_1 + T_0 : P_0 + T_1
190 vpclmulqdq $0x00, PL, GSTAR, TMP_XMM
200 pxor PL, TMP_XMM
/linux-6.6.21/arch/arm64/crypto/
Dpolyval-ce-core.S54 PL .req v16 label
150 ext PL.16b, LO.16b, v4.16b, #8
195 pmull TMP_V.1q, PL.1d, GSTAR.1d
199 eor TMP_V.16b, PL.16b, TMP_V.16b
228 pmull TMP_V.1q, PL.1d, GSTAR.1d
238 eor TMP_V.16b, PL.16b, TMP_V.16b
/linux-6.6.21/arch/arm/mach-rda/
DKconfig8 This enables support for the RDA Micro 8810PL SoC family.
/linux-6.6.21/drivers/net/ethernet/chelsio/cxgb4vf/
Dt4vf_defs.h106 T4VF_MOD_MAP(PL, 3, PL_VF_WHOAMI, PL_VF_WHOAMI)
/linux-6.6.21/Documentation/devicetree/bindings/fpga/
Dxlnx,zynqmp-pcap-fpga.yaml15 configure the Programmable Logic (PL). The configuration uses the
/linux-6.6.21/Documentation/devicetree/bindings/sound/
Dxlnx,i2s.txt1 Device-Tree bindings for Xilinx I2S PL block
Dxlnx,audio-formatter.txt1 Device-Tree bindings for Xilinx PL audio formatter
/linux-6.6.21/fs/isofs/
Drock.h110 struct RR_PL_s PL; member
/linux-6.6.21/Documentation/misc-devices/
Dxilinx_sdfec.rst41 - Programmable Logic (PL) initialization
54 Programmable Logic (PL) Initialization
57 For PL initialization, supporting logic loads configuration parameters for either
112 SD-FEC core is configured plus if the SD-FEC has not been configured for PL
/linux-6.6.21/arch/arm64/boot/dts/allwinner/
Dsun50i-a64-olinuxino.dts206 /* VCC-PL is powered by aldo2 but we cannot add it as the RSB */
207 /* interface used to talk to the PMIC in on the PL pins */
/linux-6.6.21/drivers/hid/
Dwacom_wac.c3399 case PL: in wacom_wac_irq()
3663 case PL: in wacom_setup_device_quirks()
3851 case PL: in wacom_setup_pen_input_capabilities()
4421 PL, WACOM_PL_RES, WACOM_PL_RES };
4424 PL, WACOM_PL_RES, WACOM_PL_RES };
4427 PL, WACOM_PL_RES, WACOM_PL_RES };
4430 PL, WACOM_PL_RES, WACOM_PL_RES };
4433 PL, WACOM_PL_RES, WACOM_PL_RES };
4436 PL, WACOM_PL_RES, WACOM_PL_RES };
4439 PL, WACOM_PL_RES, WACOM_PL_RES };
[all …]
Dwacom_wac.h198 PL, enumerator
/linux-6.6.21/Documentation/devicetree/bindings/pci/
Dsnps,dw-pcie-ep.yaml48 via the PL viewports on the DWC PCIe controllers older than
73 set of viewport CSRs mapped into the PL space. Note iATU is
Dsnps,dw-pcie.yaml57 via the PL viewports on the DWC PCIe controllers older than
82 set of viewport CSRs mapped into the PL space. Note iATU is
Dsnps,dw-pcie-common.yaml26 space, Port Logic Registers (PL), Shadow Config-space Registers,
32 is selected. Note the PCIe CFG-space, PL and Shadow registers are
/linux-6.6.21/tools/perf/scripts/perl/Perf-Trace-Util/
DREADME22 perl Makefile.PL # to create a Makefile for the next step
/linux-6.6.21/arch/arm64/boot/dts/xilinx/
Dzynqmp-zcu111-revA.dts45 /* Another 4GB connected to PL */
443 /* refclk5 PL CLK100 */
448 /* refclk6 PL CLK125 */
Dzynqmp-zcu106-revA.dts514 /* PL i2c via PCA9306 - u45 */
567 /* refclk6 PL CLK125 */
572 /* refclk7 PL CLK74 */
Dzynqmp-zcu102-revA.dts503 /* PL i2c via PCA9306 - u45 */
566 /* refclk6 PL CLK125 */
571 /* refclk7 PL CLK74 */
/linux-6.6.21/arch/arm/boot/dts/allwinner/
Dsun8i-q8-common.dtsi68 * Q8 boards use various PL# pins as wifi-en. On other boards
Dsun8i-h2-plus-bananapi-m2-zero.dts251 /* PL */
/linux-6.6.21/drivers/fpga/
DKconfig234 to configure the programmable logic(PL) through PS
243 configure the programmable logic(PL).
/linux-6.6.21/Documentation/devicetree/bindings/display/xlnx/
Dxlnx,zynqmp-dpsub.yaml28 Mixed Audio to PL

12