Home
last modified time | relevance | path

Searched refs:NUM_LINK_LEVELS (Results 1 – 15 of 15) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/pm/powerplay/inc/ !
Dsmu9_driver_if.h44 #define NUM_LINK_LEVELS 2 macro
53 #define MAX_LINK_DPM_LEVEL (NUM_LINK_LEVELS - 1)
237 uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; /* 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 */
238 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; /* 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16 */
239 …uint8_t LclkDid[NUM_LINK_LEVELS]; /* Leave at 0 to use hardcoded values in FW */
Dsmu11_driver_if.h48 #define NUM_LINK_LEVELS 2 macro
63 #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
453 uint8_t PcieGenSpeed[NUM_LINK_LEVELS];
454 uint8_t PcieLaneCount[NUM_LINK_LEVELS];
455 uint16_t LclkFreq[NUM_LINK_LEVELS];
/linux-6.6.21/drivers/gpu/drm/amd/pm/powerplay/inc/vega12/ !
Dsmu9_driver_if.h46 #define NUM_LINK_LEVELS 2 macro
59 #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
341 uint8_t PcieGenSpeed[NUM_LINK_LEVELS];
342 uint8_t PcieLaneCount[NUM_LINK_LEVELS];
343 uint16_t LclkFreq[NUM_LINK_LEVELS];
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/inc/pmfw_if/ !
Dsmu11_driver_if_sienna_cichlid.h47 #define NUM_LINK_LEVELS 2 macro
66 #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
756 …uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; ///< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 3:P…
757 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; ///< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16
758 uint16_t LclkFreq[NUM_LINK_LEVELS];
1116 …uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; ///< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 3:P…
1117 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; ///< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16
1118 uint16_t LclkFreq[NUM_LINK_LEVELS];
Dsmu11_driver_if_navi10.h47 #define NUM_LINK_LEVELS 2 macro
62 #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
626 …uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; ///< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 3:P…
627 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; ///< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16
628 uint16_t LclkFreq[NUM_LINK_LEVELS];
Dsmu13_driver_if_v13_0_0.h43 #define NUM_LINK_LEVELS 3 macro
1136 …uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; ///< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 3:P…
1137 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; ///< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16
1138 uint16_t LclkFreq[NUM_LINK_LEVELS];
Dsmu13_driver_if_v13_0_7.h44 #define NUM_LINK_LEVELS 3 macro
1138 …uint8_t PcieGenSpeed[NUM_LINK_LEVELS]; ///< 0:PciE-gen1 1:PciE-gen2 2:PciE-gen3 3:P…
1139 uint8_t PcieLaneCount[NUM_LINK_LEVELS]; ///< 1=x1, 2=x2, 3=x4, 4=x8, 5=x12, 6=x16
1140 uint16_t LclkFreq[NUM_LINK_LEVELS];
/linux-6.6.21/drivers/gpu/drm/amd/pm/powerplay/hwmgr/ !
Dvega20_processpptables.c398 for (i = 0; i < NUM_LINK_LEVELS; i++)
402 for (i = 0; i < NUM_LINK_LEVELS; i++)
406 for (i = 0; i < NUM_LINK_LEVELS; i++)
Dvega10_hwmgr.c1261 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega10_setup_default_pcie_table()
1283 pcie_table->count = NUM_LINK_LEVELS; in vega10_setup_default_pcie_table()
1537 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega10_override_pcie_parameters()
1546 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega10_override_pcie_parameters()
1577 while (i < NUM_LINK_LEVELS) { in vega10_populate_smc_link_levels()
4726 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega10_emit_clock_levels()
4862 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega10_print_clock_levels()
Dvega20_hwmgr.c865 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega20_override_pcie_parameters()
889 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega20_override_pcie_parameters()
2699 if (soft_min_level >= NUM_LINK_LEVELS || in vega20_force_clock_level()
2700 soft_max_level >= NUM_LINK_LEVELS) in vega20_force_clock_level()
3461 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega20_print_clock_levels()
Dvega12_hwmgr.c520 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega12_override_pcie_parameters()
544 for (i = 0; i < NUM_LINK_LEVELS; i++) { in vega12_override_pcie_parameters()
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/smu11/ !
Dsienna_cichlid_ppt.c1340 for (i = 0; i < NUM_LINK_LEVELS; i++) in sienna_cichlid_print_clk_levels()
2121 for (i = 0; i < NUM_LINK_LEVELS; i++) { in sienna_cichlid_update_pcie_parameters()
2832 for (i = 0; i < NUM_LINK_LEVELS; i++) in beige_goby_dump_pptable()
2836 for (i = 0; i < NUM_LINK_LEVELS; i++) in beige_goby_dump_pptable()
2840 for (i = 0; i < NUM_LINK_LEVELS; i++) in beige_goby_dump_pptable()
3470 for (i = 0; i < NUM_LINK_LEVELS; i++) in sienna_cichlid_dump_pptable()
3474 for (i = 0; i < NUM_LINK_LEVELS; i++) in sienna_cichlid_dump_pptable()
3478 for (i = 0; i < NUM_LINK_LEVELS; i++) in sienna_cichlid_dump_pptable()
Dnavi10_ppt.c1338 for (i = 0; i < NUM_LINK_LEVELS; i++) { in navi10_emit_clk_levels()
1538 for (i = 0; i < NUM_LINK_LEVELS; i++) in navi10_print_clk_levels()
2393 for (i = 0; i < NUM_LINK_LEVELS; i++) { in navi10_update_pcie_parameters()
/linux-6.6.21/drivers/gpu/drm/amd/pm/swsmu/smu13/ !
Dsmu_v13_0_7_ppt.c685 for (link_level = 0; link_level < NUM_LINK_LEVELS; link_level++) { in smu_v13_0_7_set_default_dpm_table()
Dsmu_v13_0_0_ppt.c695 for (link_level = 0; link_level < NUM_LINK_LEVELS; link_level++) { in smu_v13_0_0_set_default_dpm_table()