Home
last modified time | relevance | path

Searched refs:IO_ADDR_W (Results 1 – 18 of 18) sorted by relevance

/linux-6.6.21/drivers/mtd/nand/raw/
Dpasemi_nand.c67 out_8(chip->legacy.IO_ADDR_W + (1 << CLE_PIN_CTL), cmd); in pasemi_hwcontrol()
69 out_8(chip->legacy.IO_ADDR_W + (1 << ALE_PIN_CTL), cmd); in pasemi_hwcontrol()
135 chip->legacy.IO_ADDR_W = chip->legacy.IO_ADDR_R; in pasemi_nand_probe()
Dorion_nand.c49 writeb(cmd, nc->legacy.IO_ADDR_W + offs); in orion_nand_cmd_ctrl()
155 nc->legacy.IO_ADDR_R = nc->legacy.IO_ADDR_W = io_base; in orion_nand_probe()
Dsharpsl.c73 writeb(cmd, chip->legacy.IO_ADDR_W); in sharpsl_nand_hwcontrol()
175 this->legacy.IO_ADDR_W = sharpsl->io + FLASHIO; in sharpsl_nand_probe()
Ds3c2410.c689 writesb(this->legacy.IO_ADDR_W, buf, len); in s3c2410_nand_write_buf()
816 chip->legacy.IO_ADDR_W = regs + S3C2410_NFDATA; in s3c2410_nand_init_chip()
824 chip->legacy.IO_ADDR_W = regs + S3C2440_NFDATA; in s3c2410_nand_init_chip()
834 chip->legacy.IO_ADDR_W = regs + S3C2440_NFDATA; in s3c2410_nand_init_chip()
846 chip->legacy.IO_ADDR_R = chip->legacy.IO_ADDR_W; in s3c2410_nand_init_chip()
Dnand_legacy.c119 iowrite8_rep(chip->legacy.IO_ADDR_W, buf, len); in nand_write_buf()
148 iowrite16_rep(chip->legacy.IO_ADDR_W, p, len >> 1); in nand_write_buf16()
Dplat_nand.c75 data->chip.legacy.IO_ADDR_W = data->io_base; in plat_nand_probe()
Dndfc.c141 chip->legacy.IO_ADDR_W = ndfc->ndfcbase + NDFC_DATA; in ndfc_chip_init()
Dlpc32xx_mlc.c748 nand_chip->legacy.IO_ADDR_W = MLC_DATA(host->io_base); in lpc32xx_nand_probe()
Dlpc32xx_slc.c883 chip->legacy.IO_ADDR_W = SLC_DATA(host->io_base); in lpc32xx_nand_probe()
/linux-6.6.21/arch/mips/alchemy/devboards/
Ddb1550.c134 unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W; in au1550_nand_cmd_ctrl()
146 this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr; in au1550_nand_cmd_ctrl()
148 __raw_writeb(cmd, this->legacy.IO_ADDR_W); in au1550_nand_cmd_ctrl()
Ddb1300.c155 unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W; in au1300_nand_cmd_ctrl()
167 this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr; in au1300_nand_cmd_ctrl()
169 __raw_writeb(cmd, this->legacy.IO_ADDR_W); in au1300_nand_cmd_ctrl()
Ddb1200.c190 unsigned long ioaddr = (unsigned long)this->legacy.IO_ADDR_W; in au1200_nand_cmd_ctrl()
202 this->legacy.IO_ADDR_R = this->legacy.IO_ADDR_W = (void __iomem *)ioaddr; in au1200_nand_cmd_ctrl()
204 __raw_writeb(cmd, this->legacy.IO_ADDR_W); in au1200_nand_cmd_ctrl()
/linux-6.6.21/arch/sh/boards/mach-migor/
Dsetup.c176 writeb(cmd, chip->legacy.IO_ADDR_W + 0x00400000); in migor_nand_flash_cmd_ctl()
178 writeb(cmd, chip->legacy.IO_ADDR_W + 0x00800000); in migor_nand_flash_cmd_ctl()
180 writeb(cmd, chip->legacy.IO_ADDR_W); in migor_nand_flash_cmd_ctl()
/linux-6.6.21/arch/arm/mach-orion5x/
Dts78xx-setup.c144 writeb(cmd, this->legacy.IO_ADDR_W); in ts78xx_ts_nand_cmd_ctrl()
155 void __iomem *io_base = chip->legacy.IO_ADDR_W; in ts78xx_ts_nand_write_buf()
/linux-6.6.21/arch/mips/rb532/
Ddevices.c151 writeb(cmd, chip->legacy.IO_ADDR_W); in rb532_cmd_ctrl()
/linux-6.6.21/Documentation/driver-api/
Dmtdnand.rst183 case NAND_CTL_SETCLE: this->legacy.IO_ADDR_W |= CLE_ADRR_BIT; break;
184 case NAND_CTL_CLRCLE: this->legacy.IO_ADDR_W &= ~CLE_ADRR_BIT; break;
185 case NAND_CTL_SETALE: this->legacy.IO_ADDR_W |= ALE_ADRR_BIT; break;
186 case NAND_CTL_CLRALE: this->legacy.IO_ADDR_W &= ~ALE_ADRR_BIT; break;
239 this->legacy.IO_ADDR_W = baseaddr;
342 this->legacy.IO_ADDR_W &= ~BOARD_NAND_ADDR_MASK;
346 this->legacy.IO_ADDR_W |= BOARD_NAND_ADDR_CHIP0;
351 this->legacy.IO_ADDR_W |= BOARD_NAND_ADDR_CHIPn;
/linux-6.6.21/arch/arm/mach-ep93xx/
Dts72xx.c91 __raw_writeb(cmd, chip->legacy.IO_ADDR_W); in ts72xx_nand_hwcontrol()
/linux-6.6.21/include/linux/mtd/
Drawnand.h1152 void __iomem *IO_ADDR_W; member