Home
last modified time | relevance | path

Searched refs:HDMI_ACR_CTS_32 (Results 1 – 14 of 14) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dce/
Ddce_stream_encoder.h182 SE_SF(HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
260 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
454 uint8_t HDMI_ACR_CTS_32; member
586 uint32_t HDMI_ACR_CTS_32; member
Ddce_stream_encoder.c1299 REG_UPDATE(HDMI_ACR_32_0, HDMI_ACR_CTS_32, audio_clock_info.cts_32khz); in dce110_se_setup_hdmi_audio()
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn32/
Ddcn32_dio_stream_encoder.h77 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
/linux-6.6.21/drivers/gpu/drm/radeon/
Devergreen_hdmi.c88 WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr->cts_32khz)); in evergreen_hdmi_update_acr()
Drv770d.h788 # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12) macro
Devergreend.h642 # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12) macro
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn10/
Ddcn10_stream_encoder.h250 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
466 type HDMI_ACR_CTS_32;\
Ddcn10_stream_encoder.c1286 REG_UPDATE(HDMI_ACR_32_0, HDMI_ACR_CTS_32, audio_clock_info.cts_32khz); in enc1_se_setup_hdmi_audio()
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn30/
Ddcn30_dio_stream_encoder.h156 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
Ddcn30_dio_stream_encoder.c794 REG_UPDATE(HDMI_ACR_32_0, HDMI_ACR_CTS_32, audio_clock_info.cts_32khz); in enc3_se_setup_hdmi_audio()
/linux-6.6.21/drivers/gpu/drm/amd/display/dc/dcn314/
Ddcn314_dio_stream_encoder.h156 SE_SF(DIG0_HDMI_ACR_32_0, HDMI_ACR_CTS_32, mask_sh),\
/linux-6.6.21/drivers/gpu/drm/amd/amdgpu/
Ddce_v6_0.c1426 tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz); in dce_v6_0_audio_set_acr()
Ddce_v10_0.c1489 tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz); in dce_v10_0_afmt_update_ACR()
Ddce_v11_0.c1538 tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz); in dce_v11_0_afmt_update_ACR()