Home
last modified time | relevance | path

Searched refs:DPU_REG_READ (Results 1 – 11 of 11) sorted by relevance

/linux-6.6.21/drivers/gpu/drm/msm/disp/dpu1/
Ddpu_hw_vbif.c44 pnd = DPU_REG_READ(c, VBIF_XIN_PND_ERR); in dpu_hw_clear_errors()
45 src = DPU_REG_READ(c, VBIF_XIN_SRC_ERR); in dpu_hw_clear_errors()
79 reg_val = DPU_REG_READ(c, reg_off); in dpu_hw_set_mem_type()
100 reg_val = DPU_REG_READ(c, reg_off); in dpu_hw_set_limit_conf()
122 reg_val = DPU_REG_READ(c, reg_off); in dpu_hw_get_limit_conf()
134 reg_val = DPU_REG_READ(c, VBIF_XIN_HALT_CTRL0); in dpu_hw_set_halt_ctrl()
150 reg_val = DPU_REG_READ(c, VBIF_XIN_HALT_CTRL1); in dpu_hw_get_halt_ctrl()
170 reg_val = DPU_REG_READ(c, VBIF_XINL_QOS_RP_REMAP_000 + reg_high); in dpu_hw_set_qos_remap()
171 reg_val_lvl = DPU_REG_READ(c, reg_lvl + reg_high); in dpu_hw_set_qos_remap()
195 reg_val = DPU_REG_READ(c, VBIF_WRITE_GATHER_EN); in dpu_hw_set_write_gather_en()
Ddpu_hw_intf.c117 intf_cfg = DPU_REG_READ(c, INTF_CONFIG); in dpu_hw_intf_setup_timing_engine()
257 fetch_enable = DPU_REG_READ(c, INTF_CONFIG); in dpu_hw_intf_setup_prg_fetch()
276 mux_cfg = DPU_REG_READ(c, INTF_MUX); in dpu_hw_intf_bind_pingpong_blk()
295 s->is_en = DPU_REG_READ(c, INTF_STATUS) & BIT(0); in dpu_hw_intf_get_status()
297 s->is_en = DPU_REG_READ(c, INTF_TIMING_ENGINE_EN); in dpu_hw_intf_get_status()
299 s->is_prog_fetch_en = !!(DPU_REG_READ(c, INTF_CONFIG) & BIT(31)); in dpu_hw_intf_get_status()
301 s->frame_count = DPU_REG_READ(c, INTF_FRAME_COUNT); in dpu_hw_intf_get_status()
302 s->line_count = DPU_REG_READ(c, INTF_LINE_COUNT); in dpu_hw_intf_get_status()
318 return DPU_REG_READ(c, INTF_LINE_COUNT); in dpu_hw_intf_get_line_count()
371 refresh_cfg = DPU_REG_READ(c, INTF_TEAR_AUTOREFRESH_CONFIG); in dpu_hw_intf_setup_autorefresh_config()
[all …]
Ddpu_hw_pingpong.c125 u32 val = DPU_REG_READ(&pp->hw, PP_AUTOREFRESH_CONFIG); in dpu_hw_pp_get_autorefresh_config()
154 cfg = DPU_REG_READ(c, PP_SYNC_CONFIG_VSYNC); in dpu_hw_pp_connect_external_te()
176 val = DPU_REG_READ(c, PP_VSYNC_INIT_VAL); in dpu_hw_pp_get_vsync_info()
179 val = DPU_REG_READ(c, PP_INT_COUNT_VAL); in dpu_hw_pp_get_vsync_info()
183 val = DPU_REG_READ(c, PP_LINE_COUNT); in dpu_hw_pp_get_vsync_info()
199 init = DPU_REG_READ(c, PP_VSYNC_INIT_VAL) & 0xFFFF; in dpu_hw_pp_get_line_count()
200 height = DPU_REG_READ(c, PP_SYNC_CONFIG_HEIGHT) & 0xFFFF; in dpu_hw_pp_get_line_count()
205 line = DPU_REG_READ(c, PP_INT_COUNT_VAL) & 0xFFFF; in dpu_hw_pp_get_line_count()
278 data = DPU_REG_READ(pp_c, PP_DCE_DATA_OUT_SWAP); in dpu_hw_pp_setup_dsc()
Ddpu_hw_ctl.c76 return DPU_REG_READ(c, CTL_FLUSH); in dpu_hw_ctl_get_flush_register()
88 return !!(DPU_REG_READ(&ctx->hw, CTL_START) & BIT(0)); in dpu_hw_ctl_is_started()
361 status = DPU_REG_READ(c, CTL_SW_RESET); in dpu_hw_ctl_poll_reset_status()
387 status = DPU_REG_READ(c, CTL_SW_RESET); in dpu_hw_ctl_wait_reset_status()
524 intf_active = DPU_REG_READ(c, CTL_INTF_ACTIVE); in dpu_hw_ctl_intf_cfg_v1()
525 wb_active = DPU_REG_READ(c, CTL_WB_ACTIVE); in dpu_hw_ctl_intf_cfg_v1()
596 merge3d_active = DPU_REG_READ(c, CTL_MERGE_3D_ACTIVE); in dpu_hw_ctl_reset_intf_cfg_v1()
605 intf_active = DPU_REG_READ(c, CTL_INTF_ACTIVE); in dpu_hw_ctl_reset_intf_cfg_v1()
611 wb_active = DPU_REG_READ(c, CTL_WB_ACTIVE); in dpu_hw_ctl_reset_intf_cfg_v1()
617 dsc_active = DPU_REG_READ(c, CTL_DSC_ACTIVE); in dpu_hw_ctl_reset_intf_cfg_v1()
Ddpu_hw_top.c85 reg_val = DPU_REG_READ(c, reg_off); in dpu_hw_setup_clk_force_ctrl()
111 value = DPU_REG_READ(c, DANGER_STATUS); in dpu_hw_get_danger_status()
175 reg = DPU_REG_READ(c, wd_ctl2); in dpu_hw_setup_vsync_source()
197 reg = DPU_REG_READ(c, MDP_VSYNC_SEL); in dpu_hw_setup_vsync_source_and_vsync_sel()
223 value = DPU_REG_READ(c, SAFE_STATUS); in dpu_hw_get_safe_status()
Ddpu_hw_sspp.c157 mode_mask = DPU_REG_READ(&ctx->hw, SSPP_MULTIRECT_OPMODE); in dpu_hw_sspp_setup_multirect()
178 opmode = DPU_REG_READ(&ctx->hw, sblk->scaler_blk.base + SSPP_VIG_OP_MODE); in _sspp_setup_opmode()
194 opmode = DPU_REG_READ(&ctx->hw, sblk->csc_blk.base + SSPP_VIG_CSC_10_OP_MODE); in _sspp_setup_csc10_opmode()
231 opmode = DPU_REG_READ(c, op_mode_off); in dpu_hw_sspp_setup_format()
483 ystride0 = DPU_REG_READ(&ctx->hw, SSPP_SRC_YSTRIDE0); in dpu_hw_sspp_setup_sourceaddress()
484 ystride1 = DPU_REG_READ(&ctx->hw, SSPP_SRC_YSTRIDE1); in dpu_hw_sspp_setup_sourceaddress()
Ddpu_hw_lm.c55 op_mode = DPU_REG_READ(c, LM_OP_MODE); in dpu_hw_lm_setup_out()
138 op_mode = DPU_REG_READ(c, LM_OP_MODE); in dpu_hw_lm_setup_color3()
Ddpu_hw_interrupts.c243 irq_status = DPU_REG_READ(&intr->hw, intr->intr_set[reg_idx].status_off); in dpu_core_irq()
246 enable_mask = DPU_REG_READ(&intr->hw, intr->intr_set[reg_idx].en_off); in dpu_core_irq()
446 intr_status = DPU_REG_READ(&intr->hw, in dpu_core_irq_read()
Ddpu_hw_util.c387 return DPU_REG_READ(c, QSEED3_HW_VERSION + scaler_offset); in dpu_hw_get_scaler3_ver()
512 ctrl = DPU_REG_READ(c, misr_ctrl_offset); in dpu_hw_collect_misr()
520 *misr_value = DPU_REG_READ(c, misr_signature_offset); in dpu_hw_collect_misr()
Ddpu_hw_util.h334 #define DPU_REG_READ(c, off) dpu_reg_read(c, off) macro
Ddpu_hw_wb.c170 mux_cfg = DPU_REG_READ(c, WB_MUX); in dpu_hw_wb_bind_pingpong_blk()