/linux-6.6.21/include/dt-bindings/clock/ |
D | mt7986-clk.h | 53 #define CLK_TOP_UART_SEL 30 macro
|
D | mt8135-clk.h | 88 #define CLK_TOP_UART_SEL 77 macro
|
D | mt7629-clk.h | 91 #define CLK_TOP_UART_SEL 81 macro
|
D | mediatek,mt7981-clk.h | 93 #define CLK_TOP_UART_SEL 80 macro
|
D | mt7622-clk.h | 76 #define CLK_TOP_UART_SEL 64 macro
|
D | mediatek,mt6795-clk.h | 99 #define CLK_TOP_UART_SEL 88 macro
|
D | mt8173-clk.h | 101 #define CLK_TOP_UART_SEL 91 macro
|
D | mt6765-clk.h | 141 #define CLK_TOP_UART_SEL 106 macro
|
D | mediatek,mt8365-clk.h | 79 #define CLK_TOP_UART_SEL 69 macro
|
D | mt2712-clk.h | 138 #define CLK_TOP_UART_SEL 107 macro
|
D | mt2701-clk.h | 98 #define CLK_TOP_UART_SEL 87 macro
|
D | mt8192-clk.h | 33 #define CLK_TOP_UART_SEL 21 macro
|
/linux-6.6.21/arch/arm/boot/dts/mediatek/ |
D | mt7629.dtsi | 215 clocks = <&topckgen CLK_TOP_UART_SEL>, 226 clocks = <&topckgen CLK_TOP_UART_SEL>, 237 clocks = <&topckgen CLK_TOP_UART_SEL>,
|
/linux-6.6.21/arch/arm64/boot/dts/mediatek/ |
D | mt7622.dtsi | 397 clocks = <&topckgen CLK_TOP_UART_SEL>, 408 clocks = <&topckgen CLK_TOP_UART_SEL>, 419 clocks = <&topckgen CLK_TOP_UART_SEL>, 430 clocks = <&topckgen CLK_TOP_UART_SEL>, 607 clocks = <&topckgen CLK_TOP_UART_SEL>,
|
D | mt7986a.dtsi | 265 assigned-clocks = <&topckgen CLK_TOP_UART_SEL>, 268 <&topckgen CLK_TOP_UART_SEL>;
|
/linux-6.6.21/drivers/clk/mediatek/ |
D | clk-mt7986-topckgen.c | 184 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x010,
|
D | clk-mt7981-topckgen.c | 301 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
|
D | clk-mt6795-topckgen.c | 466 TOP_MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x60, 8, 1, 15, 0),
|
D | clk-mt8173-topckgen.c | 545 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
|
D | clk-mt7622.c | 406 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
|
D | clk-mt8135.c | 375 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
|
D | clk-mt7629.c | 480 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
|
D | clk-mt2712.c | 656 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060, 8, 1, 15),
|
D | clk-mt8365.c | 429 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060,
|
D | clk-mt8192.c | 598 MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel",
|