/linux-6.6.21/include/dt-bindings/clock/ |
D | mt7629-clk.h | 43 #define CLK_TOP_SYSPLL3_D2 33 macro
|
D | mt7622-clk.h | 37 #define CLK_TOP_SYSPLL3_D2 25 macro
|
D | mediatek,mt6795-clk.h | 60 #define CLK_TOP_SYSPLL3_D2 49 macro
|
D | mt6797-clk.h | 57 #define CLK_TOP_SYSPLL3_D2 47 macro
|
D | mt8173-clk.h | 62 #define CLK_TOP_SYSPLL3_D2 52 macro
|
D | mt6765-clk.h | 46 #define CLK_TOP_SYSPLL3_D2 11 macro
|
D | mediatek,mt8365-clk.h | 26 #define CLK_TOP_SYSPLL3_D2 16 macro
|
D | mt2712-clk.h | 45 #define CLK_TOP_SYSPLL3_D2 14 macro
|
D | mt2701-clk.h | 23 #define CLK_TOP_SYSPLL3_D2 13 macro
|
/linux-6.6.21/Documentation/devicetree/bindings/spi/ |
D | mediatek,spi-mt65xx.yaml | 107 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|
/linux-6.6.21/drivers/clk/mediatek/ |
D | clk-mt6795-topckgen.c | 414 FACTOR_FLAGS(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2, 0),
|
D | clk-mt8173-topckgen.c | 493 FACTOR_FLAGS(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2, 0),
|
D | clk-mt7622.c | 279 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
|
D | clk-mt7629.c | 386 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
|
D | clk-mt6797.c | 37 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
|
D | clk-mt2712.c | 53 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
|
D | clk-mt8365.c | 45 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
|
D | clk-mt6765.c | 94 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
|
D | clk-mt2701.c | 69 FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
|
/linux-6.6.21/arch/arm/boot/dts/mediatek/ |
D | mt2701.dtsi | 342 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 402 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 415 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|
D | mt7623.dtsi | 487 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 566 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 580 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|
D | mt7629.dtsi | 281 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|
/linux-6.6.21/arch/arm64/boot/dts/mediatek/ |
D | mt7622.dtsi | 500 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 593 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|
D | mt8173.dtsi | 761 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
|