Home
last modified time | relevance | path

Searched refs:CLK_TOP_SCP_SEL (Results 1 – 17 of 17) sorted by relevance

/linux-6.6.21/include/dt-bindings/clock/
Dmt7629-clk.h102 #define CLK_TOP_SCP_SEL 92 macro
Dmt7622-clk.h87 #define CLK_TOP_SCP_SEL 75 macro
Dmediatek,mt6795-clk.h111 #define CLK_TOP_SCP_SEL 100 macro
Dmt8173-clk.h113 #define CLK_TOP_SCP_SEL 103 macro
Dmt6765-clk.h134 #define CLK_TOP_SCP_SEL 99 macro
Dmediatek,mt8365-clk.h74 #define CLK_TOP_SCP_SEL 64 macro
Dmt2701-clk.h105 #define CLK_TOP_SCP_SEL 94 macro
Dmt8192-clk.h14 #define CLK_TOP_SCP_SEL 2 macro
/linux-6.6.21/drivers/clk/mediatek/
Dclk-mt6795-topckgen.c483 TOP_MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x90, 8, 3, 15, 0),
Dclk-mt8173-topckgen.c568 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x0090, 8, 3, 15),
Dclk-mt7622.c432 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", ddrphycfg_parents,
Dclk-mt7629.c504 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
Dclk-mt8365.c417 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x040,
Dclk-mt8192.c554 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel",
Dclk-mt6765.c379 MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, CLK_CFG_0,
Dclk-mt2701.c525 MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
/linux-6.6.21/arch/arm64/boot/dts/mediatek/
Dmt8173.dtsi562 clocks = <&topckgen CLK_TOP_SCP_SEL>;