Home
last modified time | relevance | path

Searched refs:CLK_TOP_MSDC30_0_SEL (Results 1 – 11 of 11) sorted by relevance

/linux-6.6.21/include/dt-bindings/clock/
Dmt8135-clk.h97 #define CLK_TOP_MSDC30_0_SEL 86 macro
Dmt7629-clk.h95 #define CLK_TOP_MSDC30_0_SEL 85 macro
Dmt7622-clk.h80 #define CLK_TOP_MSDC30_0_SEL 68 macro
Dmt2701-clk.h95 #define CLK_TOP_MSDC30_0_SEL 84 macro
/linux-6.6.21/drivers/clk/mediatek/
Dclk-mt7622.c416 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
Dclk-mt8135.c388 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
Dclk-mt7629.c489 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
Dclk-mt2701.c511 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
/linux-6.6.21/arch/arm64/boot/dts/mediatek/
Dmt7622-rfb1.dts199 assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
Dmt7622-bananapi-bpi-r64.dts230 assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
/linux-6.6.21/arch/arm/boot/dts/mediatek/
Dmt7623.dtsi721 <&topckgen CLK_TOP_MSDC30_0_SEL>;