Searched refs:CLK_TOP_MSDC30_0_SEL (Results 1 – 11 of 11) sorted by relevance
/linux-6.6.21/include/dt-bindings/clock/ |
D | mt8135-clk.h | 97 #define CLK_TOP_MSDC30_0_SEL 86 macro
|
D | mt7629-clk.h | 95 #define CLK_TOP_MSDC30_0_SEL 85 macro
|
D | mt7622-clk.h | 80 #define CLK_TOP_MSDC30_0_SEL 68 macro
|
D | mt2701-clk.h | 95 #define CLK_TOP_MSDC30_0_SEL 84 macro
|
/linux-6.6.21/drivers/clk/mediatek/ |
D | clk-mt7622.c | 416 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
|
D | clk-mt8135.c | 388 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
|
D | clk-mt7629.c | 489 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_0_parents,
|
D | clk-mt2701.c | 511 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
|
/linux-6.6.21/arch/arm64/boot/dts/mediatek/ |
D | mt7622-rfb1.dts | 199 assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
|
D | mt7622-bananapi-bpi-r64.dts | 230 assigned-clocks = <&topckgen CLK_TOP_MSDC30_0_SEL>;
|
/linux-6.6.21/arch/arm/boot/dts/mediatek/ |
D | mt7623.dtsi | 721 <&topckgen CLK_TOP_MSDC30_0_SEL>;
|