Searched refs:CLK_TOP_APLL12_DIV6 (Results 1 – 8 of 8) sorted by relevance
/linux-6.6.21/include/dt-bindings/clock/ |
D | mt8516-clk.h | 159 #define CLK_TOP_APLL12_DIV6 127 macro
|
D | mt8192-clk.h | 161 #define CLK_TOP_APLL12_DIV6 149 macro
|
/linux-6.6.21/sound/soc/mediatek/mt8192/ |
D | mt8192-afe-clk.h | 213 CLK_TOP_APLL12_DIV6, enumerator
|
D | mt8192-afe-clk.c | 56 [CLK_TOP_APLL12_DIV6] = "top_apll12_div6", 510 .div_clk_id = CLK_TOP_APLL12_DIV6,
|
/linux-6.6.21/drivers/clk/mediatek/ |
D | clk-mt8516.c | 640 GATE_TOP5(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll12_ck_div6", 8),
|
D | clk-mt8167.c | 858 GATE_TOP5(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll12_ck_div6", 8),
|
D | clk-mt8192.c | 707 DIV_GATE(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll_i2s6_m_sel", 0x320, 7, 0x334, 8, 24),
|
/linux-6.6.21/arch/arm64/boot/dts/mediatek/ |
D | mt8192.dtsi | 1002 <&topckgen CLK_TOP_APLL12_DIV6>,
|