Home
last modified time | relevance | path

Searched refs:CLK_G3D (Results 1 – 14 of 14) sorted by relevance

/linux-6.6.21/include/dt-bindings/clock/
Dexynos5250.h153 #define CLK_G3D 349 macro
Ds5pv210.h112 #define CLK_G3D 94 macro
Dexynos5420.h182 #define CLK_G3D 501 macro
Dexynos4.h114 #define CLK_G3D 276 macro
Dexynos3250.h188 #define CLK_G3D 182 macro
/linux-6.6.21/drivers/clk/samsung/
Dclk-s5pv210.c630 GATE(CLK_G3D, "g3d", "dout_hclkm", CLK_GATE_IP0, 8, 0, 0),
692 GATE(CLK_G3D, "g3d", "dout_hclkd", CLK_GATE_IP0, 8, 0, 0),
Dclk-exynos5250.c549 GATE(CLK_G3D, "g3d", "div_aclk400_g3d", GATE_IP_G3D, 0,
Dclk-exynos3250.c618 GATE(CLK_G3D, "g3d", "div_aclk_200", GATE_IP_G3D, 0, 0, 0),
Dclk-exynos4.c732 GATE(CLK_G3D, "g3d", "aclk200", GATE_IP_G3D, 0, 0, 0),
Dclk-exynos5420.c1268 GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9,
/linux-6.6.21/arch/arm/boot/dts/samsung/
Dexynos4.dtsi401 * CLK_G3D is not actually bus clock but a IP-level clock.
404 clocks = <&clock CLK_G3D>,
Dexynos3250.dtsi651 clocks = <&cmu CLK_G3D>,
Dexynos5250.dtsi345 clocks = <&clock CLK_G3D>;
Dexynos5420.dtsi830 clocks = <&clock CLK_G3D>;