Home
last modified time | relevance | path

Searched refs:regMPCC2_MPCC_MEM_PWR_CTRL (Results 1 – 6 of 6) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_3_1_2_offset.h6541 #define regMPCC2_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_4_offset.h13306 #define regMPCC2_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_5_offset.h6300 #define regMPCC2_MPCC_MEM_PWR_CTRL macro
Ddcn_3_2_0_offset.h4849 #define regMPCC2_MPCC_MEM_PWR_CTRL macro
Ddcn_3_2_1_offset.h4848 #define regMPCC2_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_6_offset.h6761 #define regMPCC2_MPCC_MEM_PWR_CTRL macro