Home
last modified time | relevance | path

Searched refs:regMPCC0_MPCC_MEM_PWR_CTRL (Results 1 – 6 of 6) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_3_1_2_offset.h6477 #define regMPCC0_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_4_offset.h13242 #define regMPCC0_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_5_offset.h6236 #define regMPCC0_MPCC_MEM_PWR_CTRL macro
Ddcn_3_2_0_offset.h4781 #define regMPCC0_MPCC_MEM_PWR_CTRL macro
Ddcn_3_2_1_offset.h4780 #define regMPCC0_MPCC_MEM_PWR_CTRL macro
Ddcn_3_1_6_offset.h6697 #define regMPCC0_MPCC_MEM_PWR_CTRL macro