Home
last modified time | relevance | path

Searched refs:regDSCL1_MPC_SIZE_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/linux-6.1.9/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_3_1_2_offset.h4508 #define regDSCL1_MPC_SIZE_BASE_IDX macro
Ddcn_3_1_4_offset.h5421 #define regDSCL1_MPC_SIZE_BASE_IDX macro
Ddcn_3_1_5_offset.h4267 #define regDSCL1_MPC_SIZE_BASE_IDX macro
Ddcn_3_2_0_offset.h3728 #define regDSCL1_MPC_SIZE_BASE_IDX macro
Ddcn_3_2_1_offset.h3727 #define regDSCL1_MPC_SIZE_BASE_IDX macro
Ddcn_3_1_6_offset.h4728 #define regDSCL1_MPC_SIZE_BASE_IDX macro