Searched refs:pdc_write (Results 1 – 2 of 2) sorted by relevance
/linux-6.1.9/drivers/gpu/drm/msm/adreno/ |
D | a6xx_gmu.c | 506 static inline void pdc_write(void __iomem *ptr, u32 offset, u32 value) in pdc_write() function 577 pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0, 0xfebea1e1); in a6xx_gmu_rpmh_init() 578 pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 1, 0xa5a4a3a2); in a6xx_gmu_rpmh_init() 579 pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 2, 0x8382a6e0); in a6xx_gmu_rpmh_init() 580 pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 3, 0xbce3e284); in a6xx_gmu_rpmh_init() 581 pdc_write(seqptr, REG_A6XX_PDC_GPU_SEQ_MEM_0 + 4, 0x002081fc); in a6xx_gmu_rpmh_init() 584 pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK, 7); in a6xx_gmu_rpmh_init() 585 pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK, 0); in a6xx_gmu_rpmh_init() 586 pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CONTROL, 0); in a6xx_gmu_rpmh_init() 587 pdc_write(pdcptr, REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID, 0x10108); in a6xx_gmu_rpmh_init() [all …]
|
/linux-6.1.9/drivers/irqchip/ |
D | irq-imgpdc.c | 89 static void pdc_write(struct pdc_intc_priv *priv, unsigned int reg_offs, in pdc_write() function 137 pdc_write(priv, PDC_IRQ_ROUTE, priv->irq_route); in perip_irq_mask() 147 pdc_write(priv, PDC_IRQ_ROUTE, priv->irq_route); in perip_irq_unmask() 186 pdc_write(priv, soc_sys_wake_regoff, soc_sys_wake); in syswake_irq_set_type() 209 pdc_write(priv, PDC_IRQ_ROUTE, priv->irq_route); in pdc_irq_set_wake() 274 pdc_write(priv, PDC_IRQ_ENABLE, 0); in pdc_intc_setup() 282 pdc_write(priv, PDC_IRQ_ROUTE, priv->irq_route); in pdc_intc_setup() 290 pdc_write(priv, soc_sys_wake_regoff, soc_sys_wake); in pdc_intc_setup()
|