Searched refs:n_phy (Results 1 – 15 of 15) sorted by relevance
86 sas_phy->enabled = (phy_id < mvi->chip->n_phy) ? 1 : 0; in mvs_phy_init()228 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_alloc()366 ((struct mvs_prv_info *)sha->lldd_ha)->n_phy = mvi->chip->n_phy; in mvs_pci_alloc()411 phy_nr = core_nr * chip_info->n_phy; in mvs_prep_sas_ha_init()454 for (i = 0; i < chip_info->n_phy; i++) { in mvs_post_sas_ha_init()455 sha->sas_phy[j * chip_info->n_phy + i] = in mvs_post_sas_ha_init()457 sha->sas_port[j * chip_info->n_phy + i] = in mvs_post_sas_ha_init()467 sha->num_phys = nr_core * chip_info->n_phy; in mvs_post_sas_ha_init()483 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_init_sas_add()
84 hi = j/((struct mvs_prv_info *)sha->lldd_ha)->n_phy; in mvs_find_dev_mvi()111 phyno[n] = (j >= mvi->chip->n_phy) ? in mvs_find_dev_phyno()112 (j - mvi->chip->n_phy) : j; in mvs_find_dev_phyno()181 hi = i/((struct mvs_prv_info *)sha->lldd_ha)->n_phy; in mvs_phy_control()265 mv_dprintk("phy %d byte dmaded.\n", i + mvi->id * mvi->chip->n_phy); in mvs_bytes_dmaed()284 for (i = 0; i < mvi->chip->n_phy; ++i) in mvs_scan_start()1021 i + mvi->id * mvi->chip->n_phy; in mvs_update_phyinfo()1062 i + mvi->id * mvi->chip->n_phy, phy->att_dev_info); in mvs_update_phyinfo()1064 i + mvi->id * mvi->chip->n_phy, phy->att_dev_sas_addr); in mvs_update_phyinfo()1086 hi = i/((struct mvs_prv_info *)sas_ha->lldd_ha)->n_phy; in mvs_port_notify_formed()[all …]
34 if (mvi->chip->n_phy <= MVS_SOC_PORTS) in mvs_64xx_enable_xmt()56 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_64xx_phy_hacks()322 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_64xx_init()345 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_64xx_init()
164 u32 n_phy; member402 u8 n_phy; member
190 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_int_full()
460 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_94xx_init()486 for (i = 0; i < mvi->chip->n_phy; i++) { in mvs_94xx_init()832 port_id + mvi->id * mvi->chip->n_phy, i, id_frame[i]); in mvs_94xx_get_att_identify_frame()
163 sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0; in pm8001_phy_init()296 pm8001_ha->chip->n_phy); in pm8001_alloc()318 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_alloc()607 phy_nr = chip_info->n_phy; in pm8001_prep_sas_ha_init()649 for (i = 0; i < chip_info->n_phy; i++) { in pm8001_post_sas_ha_init()660 sha->num_phys = chip_info->n_phy; in pm8001_post_sas_ha_init()737 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_init_sas_add()747 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_init_sas_add()902 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_set_phy_settings_ven_117c_12G()1425 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_pci_resume()
224 u32 n_phy; member
276 for (i = 0; i < pm8001_ha->chip->n_phy; ++i) { in pm8001_scan_start()
3682 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in mpi_hw_event()4998 for (i = 0; i < pm8001_ha->chip->n_phy; i++) { in pm8001_set_phy_profile()
565 for (i = 0; i < hisi_hba->n_phy; i++) { in reset_hw_v1_hw()574 for (i = 0; i < hisi_hba->n_phy; i++) { in reset_hw_v1_hw()685 for (i = 0; i < hisi_hba->n_phy; i++) { in init_reg_v1_hw()801 for (i = 0; i < hisi_hba->n_phy; i++) { in start_phys_v1_hw()812 for (i = 0; i < hisi_hba->n_phy; i++) { in phys_init_v1_hw()855 for (i = 0; i < hisi_hba->n_phy; i++) in get_wideport_bitmap_v1_hw()1631 for (i = 0; i < hisi_hba->n_phy; i++) { in interrupt_init_v1_hw()1650 idx = hisi_hba->n_phy * HISI_SAS_PHY_INT_NR; in interrupt_init_v1_hw()1665 idx = (hisi_hba->n_phy * HISI_SAS_PHY_INT_NR) + hisi_hba->queue_count; in interrupt_init_v1_hw()1690 for (i = 0; i < hisi_hba->n_phy; i++) { in interrupt_openall_v1_hw()
150 for (phy_no = 0; phy_no < hisi_hba->n_phy; phy_no++) in hisi_sas_stop_phys()974 sas_phy->enabled = (phy_no < hisi_hba->n_phy) ? 1 : 0; in hisi_sas_phy_init()1348 for (phy_no = 0; phy_no < hisi_hba->n_phy; phy_no++) { in hisi_sas_rescan_topology()1409 for (i = 0; i < hisi_hba->n_phy; i++) { in hisi_sas_send_ata_reset_each_phy()1444 for (port_no = 0; port_no < hisi_hba->n_phy; port_no++) { in hisi_sas_terminate_stp_reject()2078 s = sizeof(struct hisi_sas_initial_fis) * hisi_hba->n_phy; in hisi_sas_init_mem()2102 for (i = 0; i < hisi_hba->n_phy; i++) { in hisi_sas_alloc()2241 for (i = 0; i < hisi_hba->n_phy; i++) { in hisi_sas_free()2329 if (device_property_read_u32(dev, "phy-count", &hisi_hba->n_phy)) { in hisi_sas_get_fw_info()2427 phy_nr = port_nr = hisi_hba->n_phy; in hisi_sas_probe()[all …]
1024 if (hisi_hba->n_phy == 9) in reset_hw_v2_hw()1032 for (i = 0; i < hisi_hba->n_phy; i++) { in reset_hw_v2_hw()1041 for (i = 0; i < hisi_hba->n_phy; i++) { in reset_hw_v2_hw()1123 hisi_hba->reject_stp_links_msk = (1 << hisi_hba->n_phy) - 1; in phys_reject_stp_links_v2_hw()1124 for (phy_no = 0; phy_no < hisi_hba->n_phy; phy_no++) { in phys_reject_stp_links_v2_hw()1139 for (phy_no = 0; phy_no < hisi_hba->n_phy; phy_no++) { in phys_try_accept_stp_links_v2_hw()1229 for (i = 0; i < hisi_hba->n_phy; i++) { in init_reg_v2_hw()1334 for (i = 0; i < hisi_hba->n_phy; i++) { in link_timeout_enable_link()1356 for (i = 0; i < hisi_hba->n_phy && reg_val; i++) { in link_timeout_disable_link()1582 for (i = 0; i < hisi_hba->n_phy; i++) { in phys_init_v2_hw()[all …]
622 for (i = 0; i < hisi_hba->n_phy; i++) { in init_reg_v3_hw()1034 for (i = 0; i < hisi_hba->n_phy; i++) { in phys_init_v3_hw()1064 for (i = 0; i < hisi_hba->n_phy; i++) in get_wideport_bitmap_v3_hw()2562 for (i = 0; i < hisi_hba->n_phy; i++) { in interrupt_disable_v3_hw()2632 if ((reg_index + reg_count) > ((hisi_hba->n_phy + 3) / 4)) { in write_gpio_v3_hw()3311 for (phy_cnt = 0; phy_cnt < hisi_hba->n_phy; phy_cnt++) { in debugfs_snapshot_port_reg_v3_hw()3656 for (p = 0; p < hisi_hba->n_phy; p++) { in debugfs_create_files_v3_hw()3962 if (phy_no >= hisi_hba->n_phy) in debugfs_bist_phy_v3_hw_write()4444 for (phy_no = 0; phy_no < hisi_hba->n_phy; phy_no++) { in debugfs_fifo_init_v3_hw()4538 for (i = 0; i < hisi_hba->n_phy; i++) in debugfs_release_v3_hw()[all …]
408 int n_phy; member